Intel KC80526NY900128 Datenblatt

Stöbern Sie online oder laden Sie Datenblatt nach Prozessoren Intel KC80526NY900128 herunter. Intel Celeron 850 MHz Benutzerhandbuch

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 64
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 0
Mobile Intel
®
Celeron
®
Processor
(0.18µ and 0.13µ)
Specification Update
November 2006
Version 054
R
Notice: The mobile Intel
®
Celeron
®
processor (0.18µ and 0.13µ) may contain design
defects or errors known as errata which may cause the product to deviate from published
specifications. Current characterized errata are documented in this Specification Update.
Document Number: 245421-054
Seitenansicht 0
1 2 3 4 5 6 ... 63 64

Inhaltsverzeichnis

Seite 1 - (0.18µ and 0.13µ)

Mobile Intel® Celeron® Processor (0.18µ and 0.13µ) Specification Update November 2006 Version 054 R Notice: The mobile Intel® Celeron

Seite 2

R 10 Mobile Intel® Celeron® Processor Specification Update Figure 4. Mobile Intel® Celeron® Processor 0.18µ (Micro-FCBGA) Markings Legal Requireme

Seite 3 - Contents

R Mobile Intel® Celeron® Processor Specification Update 11 Figure 6. Mobile Intel® Celeron® Processor 0.13µ (Micro-FCBGA) Markings Figure 7. Inte

Seite 4 - Revision History

R 12 Mobile Intel® Celeron® Processor Specification Update Example: PMN70001201AA The PTC will consist of 13 characters as identified in the above e

Seite 5

R Mobile Intel® Celeron® Processor Specification Update 13 Summary of Changes The following table indicates the Errata, Documentation Changes, Specif

Seite 6

R 14 Mobile Intel® Celeron® Processor Specification Update S = 64-bit Intel® Xeon™ processor with 800 MHz system bus T = Mobile Intel® Pentium®

Seite 7 - Preface

R Mobile Intel® Celeron® Processor Specification Update 15 NO. BA2 PA2 MA2 BB0 PB0 MB0 BC0 PC0 MC0 BD0 PD0 FBDO FPDO FBA1 FPA1 FBB1 FPB1 Plans ERRATA

Seite 8 - General Information

R 16 Mobile Intel® Celeron® Processor Specification Update NO. BA2 PA2 MA2 BB0 PB0 MB0 BC0 PC0 MC0 BD0 PD0 FBDO FPDO FBA1 FPA1 FBB1 FPB1 Plans ERRAT

Seite 9 - KC ZZZ/CCC

R Mobile Intel® Celeron® Processor Specification Update 17 NO. BA2 PA2 MA2 BB0 PB0 MB0 BC0 PC0 MC0 BD0 PD0 FBDO FPDO FBA1 FPA1 FBB1 FPB1 Plans ERRATA

Seite 10 - PRODUCT DETAIL

R 18 Mobile Intel® Celeron® Processor Specification Update NO. BA2 PA2 MA2 BB0 PB0 MB0 BC0 PC0 MC0 BD0 PD0 FBDO FPDO FBA1 FPA1 FBB1 FPB1 Plans ERRAT

Seite 11

R Mobile Intel® Celeron® Processor Specification Update 19 NO. BA2 PA2 MA2 BB0 PB0 MB0 BC0 PC0 MC0 BD0 PD0 FBDO FPDO FBA1 FPA1 FBB1 FPB1 Plans ERRATA

Seite 12

R 2 Mobile Intel® Celeron® Processor Specification Update INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, E

Seite 13 - Codes Used in Summary Table

R 20 Mobile Intel® Celeron® Processor Specification Update NO. BA2 PA2 MA2 BB0 PB0 MB0 BC0 PC0 MC0 BD0 PD0 FBDO FPDO FBA1 FPA1 FBB1 FPB1 Plans ERRAT

Seite 14

R Mobile Intel® Celeron® Processor Specification Update 21 Identification Information The mobile Intel® Celeron® processor (0.18µ and 0.13µ) can be i

Seite 15

R 22 Mobile Intel® Celeron® Processor Specification Update S-Spec Product Stepping CPU Signature Speed (MHz) Core/Bus Integrated L2 Size (Kbytes) Pa

Seite 16

R Mobile Intel® Celeron® Processor Specification Update 23 Table 2. Identification information for Mobile Intel® Celeron® Processor (0.18μ) Micro-FC

Seite 17

R 24 Mobile Intel® Celeron® Processor Specification Update 4. VID[4:0] = 10001; VCC_CORE = 0.95V 5. VID[4:0] = 11000; VCC_CORE = 1.40V S. Support

Seite 18 - X XX NoFix

R Mobile Intel® Celeron® Processor Specification Update 25 Errata M1. WBINVD May Lock Write Out Buffer Problem: The FP Data Operand Pointer is the

Seite 19

R 26 Mobile Intel® Celeron® Processor Specification Update Case 2: In the second breakpoint reporting failure case, if a MOVSS or POPSS instruction

Seite 20 - X X X NoFix

R Mobile Intel® Celeron® Processor Specification Update 27 M4. Double ECC Error on Read May Result in BINIT# Problem: For this erratum to occur, the

Seite 21 - Identification Information

R 28 Mobile Intel® Celeron® Processor Specification Update Implication: Inexact-result exceptions are commonly masked or ignored by applications, a

Seite 22 - CC_CORE

R Mobile Intel® Celeron® Processor Specification Update 29 Status: For the steppings affected see the Summary of Changes at the beginning of this se

Seite 23

R Mobile Intel® Celeron® Processor Specification Update 3 Contents Revision History...

Seite 24

R 30 Mobile Intel® Celeron® Processor Specification Update M12. BTMs May Be Corrupted During Simultaneous L1 Cache Line Replacement Problem: When B

Seite 25

R Mobile Intel® Celeron® Processor Specification Update 31 M15. FP Data Operand Pointer May Not Be Zero After Power On or Reset Problem: The FP Data

Seite 26

R 32 Mobile Intel® Celeron® Processor Specification Update In the example, EAX is forced to contain 0 by the XOR or SUB instructions. Since the four

Seite 27

R Mobile Intel® Celeron® Processor Specification Update 33 Workaround: Code which performs loads from memory that has side-effects can effectively wo

Seite 28

R 34 Mobile Intel® Celeron® Processor Specification Update V86 mode before continuing. If the exception did occur in V86 mode, the exception may be

Seite 29

R Mobile Intel® Celeron® Processor Specification Update 35 M24. SYSENTER/SYSEXIT Instructions Can Implicitly Load “Null Segment Selector” to SS and C

Seite 30

R 36 Mobile Intel® Celeron® Processor Specification Update Status: For the steppings affected see the Summary of Changes at the beginning of this s

Seite 31

R Mobile Intel® Celeron® Processor Specification Update 37 erroneously causes the eviction of a line from the IFU at a time when the processor is exp

Seite 32

R 38 Mobile Intel® Celeron® Processor Specification Update M34. Cache Coherency May Be Lost If Snoop Occurs During Cache Line Invalidation Problem:

Seite 33

R Mobile Intel® Celeron® Processor Specification Update 39 a corresponding bus transaction, causing the processor to hang (livelock). The exact circ

Seite 34

R 4 Mobile Intel® Celeron® Processor Specification Update Revision History Revision Number Description Date -001 Initial release February 2000 -002

Seite 35

R 40 Mobile Intel® Celeron® Processor Specification Update M41. L2_DBUS_BUSY Performance Monitoring Counter Will Not Count Writes Problem: The L2_

Seite 36

R Mobile Intel® Celeron® Processor Specification Update 41 Software using unsynchronized XMC to modify the instruction byte stream of a processor may

Seite 37 - L1 Prefetch

R 42 Mobile Intel® Celeron® Processor Specification Update Status: For the steppings affected see the Summary of Changes at the beginning of this s

Seite 38 - None identified

R Mobile Intel® Celeron® Processor Specification Update 43 1. XOR EAX, EAX or SUB EAX, EAX 2. MOVSX AX, BL or MOVSX AX, byte ptr <memory address

Seite 39

R 44 Mobile Intel® Celeron® Processor Specification Update Status: For the steppings affected see he Summary of Changes at the beginning of this se

Seite 40

R Mobile Intel® Celeron® Processor Specification Update 45 2. The memory accessing instruction is immediately followed by a waiting floating-point o

Seite 41

R 46 Mobile Intel® Celeron® Processor Specification Update Problem: A small window of time exists in which internal timing conditions in the proces

Seite 42 - Incorrect Result

R Mobile Intel® Celeron® Processor Specification Update 47 M57. Intermittent Power-on Failure due to Uninitialized Processor Internal Nodes Problem:

Seite 43

R 48 Mobile Intel® Celeron® Processor Specification Update Implication: When the OS recovers from the double fault handler, the processor will no l

Seite 44

R Mobile Intel® Celeron® Processor Specification Update 49 M64. Machine Check Exception may Occur When Interleaving Code Between Different Memory Typ

Seite 45

R Mobile Intel® Celeron® Processor Specification Update 5 Revision Number Description Date -019 Updated Summary of Changes; Added Erratum M68 and M6

Seite 46

R 50 Mobile Intel® Celeron® Processor Specification Update Workaround: Software should always poll the Delivery Status bit in the APIC ICR and ensur

Seite 47

R Mobile Intel® Celeron® Processor Specification Update 51 Workaround: Do not use boundary scan when DPSLP# is asserted low. Status: For the steppin

Seite 48

R 52 Mobile Intel® Celeron® Processor Specification Update M73. Lock Data Access that Spans Two Pages May Cause the System to Hang Problem: An in

Seite 49 - None identified

R Mobile Intel® Celeron® Processor Specification Update 53 Workaround: There is no workaround for single step operation in commercially available s

Seite 50 - Mobile platforms using

R 54 Mobile Intel® Celeron® Processor Specification Update M80. Page with PAT (Page Attribute Table) Set to USWC (Uncacheable Speculative Write Com

Seite 51

R Mobile Intel® Celeron® Processor Specification Update 55 Implication: When this erratum occurs, the values for FPUDataPointer in the saved floatin

Seite 52

R 56 Mobile Intel® Celeron® Processor Specification Update M87. The Processor May Report a #TS Instead of a #GP Fault Problem: A jump to a busy TS

Seite 53

R Mobile Intel® Celeron® Processor Specification Update 57 M90. Values for LBR/BTS/BTM will be Incorrect after an Exit from SMM Problem: After

Seite 54

R 58 Mobile Intel® Celeron® Processor Specification Update Status: For the steppings affected, see the Summary Tables of Changes M93. The BS Flag i

Seite 55

R Mobile Intel® Celeron® Processor Specification Update 59 Specification Changes There are no specification changes. §

Seite 56 - Translations

R 6 Mobile Intel® Celeron® Processor Specification Update Revision Number Description Date -040 Added errata M77-79 October 2004 -041 Added errata M

Seite 57

R 60 Mobile Intel® Celeron® Processor Specification Update Specification Clarifications The Specification Clarifications listed in this section appl

Seite 58

R Mobile Intel® Celeron® Processor Specification Update 61 6. PDSLP is Deep Sleep power. M2. SPECIFICATION CLARIFICATION WITH RESPECT TO TIME STAMP

Seite 59 - Specification Changes

R 62 Mobile Intel® Celeron® Processor Specification Update NOTE To determine average processor clock frequency, Intel recommends the use of Perform

Seite 60

R Mobile Intel® Celeron® Processor Specification Update 63 • Time-stamp counter — Measures clock cycles in which the physical processor is

Seite 61

R 64 Mobile Intel® Celeron® Processor Specification Update Documentation Changes There are no Documentation Changes for this month. §

Seite 62

R Mobile Intel® Celeron® Processor Specification Update 7 Preface This document is an update to the specifications contained in the documents listed

Seite 63

R 8 Mobile Intel® Celeron® Processor Specification Update Nomenclature S-Spec Number is a five-digit code used to identify products. Products are di

Seite 64 - Documentation Changes

R Mobile Intel® Celeron® Processor Specification Update 9 Figure 2. Mobile Intel® Celeron® Processor (BGA2) Markings (Supplier Lot ID +SER#)Legal(YY

Kommentare zu diesen Handbüchern

Keine Kommentare