Intel AT80571PH0673M Datenblatt

Stöbern Sie online oder laden Sie Datenblatt nach Prozessoren Intel AT80571PH0673M herunter. Intel Core 2 Duo E7300 Benutzerhandbuch

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 102
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 0
Document Number: 318732-006
Intel
®
Core™2 Duo Processor E8000
Δ
and E7000
Δ
Series
Datasheet
June 2009
Seitenansicht 0
1 2 3 4 5 6 ... 101 102

Inhaltsverzeichnis

Seite 1 - Core™2 Duo Processor E8000

Document Number: 318732-006Intel® Core™2 Duo Processor E8000Δ and E7000Δ SeriesDatasheet June 2009

Seite 2 - 2 Datasheet

Introduction10 Datasheet1.1 TerminologyA ‘#’ symbol after a signal name refers to an active low signal, indicating a signal is in the active state whe

Seite 3 - Contents

Boxed Processor Specifications100 DatasheetIf the boxed processor fan heatsink 4-pin connector is connected to a 4-pin motherboard header and the moth

Seite 4 - 4 Datasheet

Datasheet 101Debug Tools Specifications8 Debug Tools Specifications8.1 Logic Analyzer Interface (LAI)Intel is working with two logic analyzer vendors

Seite 5 - Datasheet 5

Debug Tools Specifications102 Datasheet

Seite 6 - 6 Datasheet

Datasheet 11Introduction• Storage conditions — Refers to a non-operational state. The processor may be installed in a platform, in a tray, or loose. P

Seite 7

Introduction12 Datasheet1.2 ReferencesMaterial and concepts available in the following documents may be beneficial when reading this document.§Table 1

Seite 8 - Revision History

Datasheet 13Electrical Specifications2 Electrical SpecificationsThis chapter describes the electrical characteristics of the processor interfaces and

Seite 9 - 1 Introduction

Electrical Specifications14 Datasheet2.2.3 FSB DecouplingThe processor integrates signal termination on the die. In addition, some of the high frequen

Seite 10 - 1.1 Terminology

Datasheet 15Electrical SpecificationsTable 2. Voltage Identification DefinitionVID7VID6VID5VID4VID3VID2VID1VID0VoltageVID7VID6VID5VID4VID3VID2VID1VID0

Seite 11 - Introduction

Electrical Specifications16 Datasheet2.4 Reserved, Unused, and TESTHI SignalsAll RESERVED lands must remain unconnected. Connection of these lands to

Seite 12 - 1.2 References

Datasheet 17Electrical Specifications2.6 Voltage and Current Specification2.6.1 Absolute Maximum and Minimum RatingsTa b le 3 specifies absolute maxi

Seite 13 - 2 Electrical Specifications

Electrical Specifications18 Datasheet2.6.2 DC Voltage and Current SpecificationTable 4. Voltage and Current SpecificationsSymbol Parameter Min Typ Max

Seite 14 - 2.3 Voltage Identification

Datasheet 19Electrical SpecificationsNOTES:1. Each processor is programmed with a maximum valid voltage identification value (VID), which is set at ma

Seite 15 - Electrical Specifications

2 DatasheetINFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO A

Seite 16 - 16 Datasheet

Electrical Specifications20 DatasheetNOTES: 1. The loadline specification includes both static and transient limits except for overshoot allowed as sh

Seite 17 - Datasheet 17

Datasheet 21Electrical SpecificationsNOTES:1. The loadline specification includes both static and transient limits except for overshoot allowed as sho

Seite 18 - 18 Datasheet

Electrical Specifications22 DatasheetNOTES: 1. The loadline specification includes both static and transient limits except for overshoot allowed as sh

Seite 19 - Datasheet 19

Datasheet 23Electrical SpecificationsNOTES:1. The loadline specification includes both static and transient limits except for overshoot allowed as sho

Seite 20 - Tolerance

Electrical Specifications24 DatasheetNOTES:1. VOS is measured overshoot voltage.2. TOS is measured time duration above VID.2.6.4 Die Voltage Validatio

Seite 21 - Figure 1. Intel

Datasheet 25Electrical Specifications2.7.1 FSB Signal GroupsThe front side bus signals have been combined into groups by buffer type. GTL+ input signa

Seite 22 - Table 6. Intel

Electrical Specifications26 Datasheet3. The value of these signals during the active-to-inactive edge of RESET# defines the processor configuration op

Seite 23 - Overshoot

Datasheet 27Electrical Specifications2.7.3 Processor DC SpecificationsThe processor DC specifications in this section are defined at the processor cor

Seite 24 - 2.7 Signaling Specifications

Electrical Specifications28 DatasheetNOTES:1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.2. All outpu

Seite 25 - 2.7.1 FSB Signal Groups

Datasheet 29Electrical Specifications2.7.3.1 Platform Environment Control Interface (PECI) DC Specifications PECI is an Intel proprietary one-wire int

Seite 26 - 26 Datasheet

Datasheet 3Contents1Introduction...91.1 Ter

Seite 27 - Datasheet 27

Electrical Specifications30 Datasheet2.7.3.2 GTL+ Front Side Bus SpecificationsIn most cases, termination resistors are not required as these are inte

Seite 28 - 28 Datasheet

Datasheet 31Electrical Specifications2.8 Clock Specifications2.8.1 Front Side Bus Clock (BCLK[1:0]) and Processor ClockingBCLK[1:0] directly controls

Seite 29

Electrical Specifications32 Datasheet2.8.2 FSB Frequency Select Signals (BSEL[2:0]) The BSEL[2:0] signals are used to select the frequency of the proc

Seite 30 - 30 Datasheet

Datasheet 33Electrical Specifications4. Overshoot is defined as the absolute value of the maximum voltage. Undershoot is defined as the absolute value

Seite 31 - 2.8 Clock Specifications

Electrical Specifications34 Datasheet5. Matching applies to rising edge rate for Clock and falling edge rate for Clock#. It is measured using a ±75 mV

Seite 32 - 32 Datasheet

Datasheet 35Package Mechanical Specifications3 Package Mechanical SpecificationsThe processor is packaged in a Flip-Chip Land Grid Array (FC-LGA8) pac

Seite 33

Package Mechanical Specifications36 DatasheetFigure 7. Processor Package Drawing Sheet 1 of 3

Seite 34 - 34 Datasheet

Datasheet 37Package Mechanical SpecificationsFigure 8. Processor Package Drawing Sheet 2 of 3

Seite 35 - Datasheet 35

Package Mechanical Specifications38 DatasheetFigure 9. Processor Package Drawing Sheet 3 of 3

Seite 36 - 36 Datasheet

Datasheet 39Package Mechanical Specifications3.2 Processor Component Keep-Out ZonesThe processor may contain components on the substrate that define c

Seite 37 - Datasheet 37

4 Datasheet5.3.2.2 PECI Command Support ...865.3.2.3 PECI Fault Handling Requirements ...

Seite 38 - 38 Datasheet

Package Mechanical Specifications40 Datasheet3.5 Package Insertion SpecificationsThe processor can be inserted into and removed from a LGA775 socket 1

Seite 39 - Datasheet 39

Datasheet 41Package Mechanical Specifications3.9 Processor Land CoordinatesFigure 11 shows the top view of the processor land coordinates. The coordin

Seite 40 - 3.8 Processor Markings

Package Mechanical Specifications42 Datasheet

Seite 41 - Top View

Datasheet 43Land Listing and Signal Descriptions4 Land Listing and Signal DescriptionsThis chapter provides the processor land assignment and signal d

Seite 42 - 42 Datasheet

Land Listing and Signal Descriptions44 DatasheetFigure 12. land-out Diagram (Top View – Left Side)30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15ANVCC

Seite 43 - Descriptions

Datasheet 45Land Listing and Signal DescriptionsFigure 13. land-out Diagram (Top View – Right Side)14 13 12 11 10 9 8 7 6 5 4 3 2 1VCC VSS VCC VCC VSS

Seite 44 - 44 Datasheet

Land Listing and Signal Descriptions46 DatasheetTable 24. Alphabetical Land AssignmentsLand NameLand #Signal Buffer TypeDirectionA3# L5 Source Synch I

Seite 45 - Datasheet 45

Land Listing and Signal DescriptionsDatasheet 47D22# D10 Source Synch Input/OutputD23# F11 Source Synch Input/OutputD24# F12 Source Synch Input/Output

Seite 46 - Assignments

Land Listing and Signal Descriptions48 DatasheetFC31 J16 Power/OtherFC32 H15 Power/OtherFC33 H16 Power/OtherFC34 J17 Power/OtherFC35 H4 Power/OtherFC3

Seite 47

Land Listing and Signal DescriptionsDatasheet 49TRDY# E3 Common Clock InputTRST# AG1 TAP InputVCC AA8 Power/Other VCC AB8 Power/Other VCC AC23 Power

Seite 48

Datasheet 5Figures1Intel® Core™2 Duo Processor E8000 Series VCC Static and Transient Tolerance... 212Intel® Core™2 Duo Processor E7000 Se

Seite 49

Land Listing and Signal Descriptions50 DatasheetVCC AJ18 Power/Other VCC AJ19 Power/Other VCC AJ21 Power/Other VCC AJ22 Power/Other VCC AJ25 Power

Seite 50

Land Listing and Signal DescriptionsDatasheet 51VCC J28 Power/Other VCC J29 Power/Other VCC J30 Power/Other VCC J8 Power/Other VCC J9 Power/Other

Seite 51

Land Listing and Signal Descriptions52 DatasheetVID0 AM2 Asynch CMOS OutputVID1 AL5 Asynch CMOS OutputVID2 AM3 Asynch CMOS OutputVID3 AL6 Asynch CMOS

Seite 52

Land Listing and Signal DescriptionsDatasheet 53VSS AF30 Power/Other VSS AF6 Power/Other VSS AF7 Power/Other VSS AG10 Power/Other VSS AG13 Power/O

Seite 53

Land Listing and Signal Descriptions54 DatasheetVSS AN24 Power/Other VSS AN27 Power/Other VSS AN28 Power/Other VSS C10 Power/Other VSS C13 Power/O

Seite 54

Land Listing and Signal DescriptionsDatasheet 55VSS N6 Power/Other VSS N7 Power/Other VSS P23 Power/Other VSS P24 Power/Other VSS P25 Power/Other

Seite 55

Land Listing and Signal Descriptions56 DatasheetTable 25. Numerical Land AssignmentLand # Land NameSignal Buffer TypeDirectionA2 VSS Power/Other A3 R

Seite 56 - Assignment

Land Listing and Signal DescriptionsDatasheet 57C20 DBI3# Source Synch Input/OutputC21 D58# Source Synch Input/OutputC22 VSS Power/Other C23 VCCIOPLL

Seite 57

Land Listing and Signal Descriptions58 DatasheetF11 D23# Source Synch Input/OutputF12 D24# Source Synch Input/OutputF13 VSS Power/Other F14 D28# Sour

Seite 58

Land Listing and Signal DescriptionsDatasheet 59H29 FC15 Power/Other H30 BSEL1 Asynch CMOS OutputJ1VTT_OUT_LEFTPower/Other OutputJ2 FC3 Power/OtherJ3

Seite 59

6 DatasheetTables1 References ...122 Voltag

Seite 60

Land Listing and Signal Descriptions60 DatasheetM29 VCC Power/Other M30 VCC Power/Other N1 PWRGOOD Power/Other InputN2 IGNNE# Asynch CMOS InputN3 VS

Seite 61

Land Listing and Signal DescriptionsDatasheet 61U27 VCC Power/Other U28 VCC Power/Other U29 VCC Power/Other U30 VCC Power/Other V1 MSID1 Power/Oth

Seite 62

Land Listing and Signal Descriptions62 DatasheetAB24 VSS Power/Other AB25 VSS Power/Other AB26 VSS Power/Other AB27 VSS Power/Other AB28 VSS Power

Seite 63

Land Listing and Signal DescriptionsDatasheet 63AF10 VSS Power/Other AF11 VCC Power/Other AF12 VCC Power/Other AF13 VSS Power/Other AF14 VCC Power

Seite 64

Land Listing and Signal Descriptions64 DatasheetAH28 VCC Power/Other AH29 VCC Power/Other AH30 VCC Power/Other AJ1 BPM1# Common Clock Input/OutputA

Seite 65

Land Listing and Signal DescriptionsDatasheet 65AL16 VSS Power/Other AL17 VSS Power/Other AL18 VCC Power/Other AL19 VCC Power/Other AL20 VSS Power

Seite 66 - 66 Datasheet

Land Listing and Signal Descriptions66 Datasheet4.2 Alphabetical Signals ReferenceTable 26. Signal Description (Sheet 1 of 10)Name Type DescriptionA[

Seite 67 - Datasheet 67

Datasheet 67Land Listing and Signal DescriptionsBPM[5:0]#Input/OutputBPM[5:0]# (Breakpoint Monitor) are breakpoint and performance monitor signals. Th

Seite 68 - 68 Datasheet

Land Listing and Signal Descriptions68 DatasheetD[63:0]#Input/OutputD[63:0]# (Data) are the data signals. These signals provide a 64-bit data path bet

Seite 69 - Datasheet 69

Datasheet 69Land Listing and Signal DescriptionsDEFER# InputDEFER# is asserted by an agent to indicate that a transaction cannot be ensured in-order c

Seite 70 - 70 Datasheet

Datasheet 7Intel® Core™2 Duo Processor E8000 and E7000 Series FeaturesThe Intel® Core™2 Duo processor E8000 and E7000 series are based on the Enhanced

Seite 71 - Datasheet 71

Land Listing and Signal Descriptions70 DatasheetFERR#/PBE# OutputFERR#/PBE# (floating point error/pending break event) is a multiplexed signal and its

Seite 72 - 72 Datasheet

Datasheet 71Land Listing and Signal DescriptionsITP_CLK[1:0] InputITP_CLK[1:0] are copies of BCLK that are used only in processor systems where no deb

Seite 73 - Datasheet 73

Land Listing and Signal Descriptions72 DatasheetPWRGOOD InputPWRGOOD (Power Good) is a processor input. The processor requires this signal to be a cle

Seite 74 - 74 Datasheet

Datasheet 73Land Listing and Signal DescriptionsSLP# InputSLP# (Sleep), when asserted in Extended Stop Grant or Stop Grant state, causes the processor

Seite 75 - 75 Datasheet

Land Listing and Signal Descriptions74 DatasheetTHERMTRIP# OutputIn the event of a catastrophic cooling failure, the processor will automatically shut

Seite 76 - 76 Datasheet

Land Listing and Signal Descriptions75 DatasheetVID[7:0] OutputThe VID (Voltage ID) signals are used to support automatic selection of power supply vo

Seite 77 - Design Considerations

Land Listing and Signal Descriptions76 Datasheet

Seite 78

Datasheet 77Thermal Specifications and Design Considerations5 Thermal Specifications and Design Considerations5.1 Processor Thermal SpecificationsThe

Seite 79 - Figure 14. Intel

Thermal Specifications and Design Considerations78 DatasheetThe case temperature is defined at the geometric top center of the processor. Analysis ind

Seite 80 - Figure 15. Intel

Datasheet 79Thermal Specifications and Design ConsiderationsTable 28. Intel® Core™2 Duo Processor E8000 Series Thermal ProfilePower (W)Maximum Tc (°C)

Seite 81 - 5.2.1 Thermal Monitor

8 DatasheetRevision History§ §Revision NumberDescription Revision Date-001 • Initial releaseJanuary 2008-002• Added Intel® Core™2 Duo processor E8300

Seite 82 - 5.2.2 Thermal Monitor 2

Thermal Specifications and Design Considerations80 DatasheetTable 29. Intel® Core™2 Duo Processor E7000 Series Thermal ProfilePower (W)Maximum Tc (°C)

Seite 83 - Datasheet 83

Datasheet 81Thermal Specifications and Design Considerations5.1.2 Thermal MetrologyThe maximum and minimum case temperatures (TC) for the processor is

Seite 84 - 5.2.5 THERMTRIP# Signal

Thermal Specifications and Design Considerations82 Datasheetperiods of TCC activation is expected to be so minor that it would be immeasurable. An und

Seite 85 - 5.3.1.1 T

Datasheet 83Thermal Specifications and Design ConsiderationsThe PROCHOT# signal is asserted when a high temperature situation is detected, regardless

Seite 86 - 5.3.2.2 PECI Command Support

Thermal Specifications and Design Considerations84 Datasheet5.2.4 PROCHOT# SignalAn external signal, PROCHOT# (processor hot), is asserted when the pr

Seite 87 - 6 Features

Datasheet 85Thermal Specifications and Design Considerations5.3 Platform Environment Control Interface (PECI)5.3.1 IntroductionPECI offers an interfac

Seite 88 - 6.2.2.1 HALT Powerdown State

Thermal Specifications and Design Considerations86 Datasheet5.3.2 PECI Specifications5.3.2.1 PECI Device AddressThe PECI register resides at address 3

Seite 89 - 6.2.3.1 Stop-Grant State

Datasheet 87Features6 Features6.1 Power-On Configuration OptionsSeveral configuration options can be configured by hardware. The processor samples the

Seite 90 - 6.2.5 Sleep State

Features88 Datasheet6.2.1 Normal StateThis is the normal operating state for the processor.6.2.2 HALT and Extended HALT Powerdown StatesThe processor

Seite 91 - 6.2.7 Deeper Sleep State

Datasheet 89FeaturesThe return from a System Management Interrupt (SMI) handler can be to either Normal Mode or the HALT powerdown state. See the Inte

Seite 92 - Technology

Datasheet 9Introduction1 IntroductionThe Intel® Core™2 Duo processor E8000 and E7000 series is based on the Enhanced Intel® Core™ microarchitecture. T

Seite 93 - 7.1 Introduction

Features90 DatasheetWhile in Stop-Grant state, the processor will process a FSB snoop. 6.2.3.2 Extended Stop Grant State Extended Stop Grant is a low

Seite 94 - 7.2 Mechanical Specifications

Datasheet 91FeaturesSleep state will cause unpredictable behavior. Any transition on an input signal before the processor has returned to the Stop-Gra

Seite 95 - 7.3 Electrical Requirements

Features92 DatasheetIn response to entering Deeper Sleep, the processor drives the VID code corresponding to the Deeper Sleep core voltage on the VID

Seite 96 - 96 Datasheet

Datasheet 93Boxed Processor Specifications7 Boxed Processor Specifications7.1 IntroductionThe processor will also be offered as an Intel boxed process

Seite 97 - 7.4 Thermal Specifications

Boxed Processor Specifications94 Datasheet7.2 Mechanical Specifications7.2.1 Boxed Processor Cooling Solution DimensionsThis section documents the mec

Seite 98 - 98 Datasheet

Datasheet 95Boxed Processor Specifications7.2.2 Boxed Processor Fan Heatsink WeightThe boxed processor fan heatsink will not weigh more than 450 grams

Seite 99 - Datasheet 99

Boxed Processor Specifications96 DatasheetThe boxed processor's fanheat sink requires a constant +12 V supplied to pin 2 and does not support var

Seite 100 - 100 Datasheet

Datasheet 97Boxed Processor Specifications7.4 Thermal SpecificationsThis section describes the cooling requirements of the fan heatsink solution used

Seite 101 - 8 Debug Tools Specifications

Boxed Processor Specifications98 Datasheet Figure 26. Boxed Processor Fan Heatsink Airspace Keepout Requirements (side 1 view)Figure 27. Boxed Process

Seite 102 - 102 Datasheet

Datasheet 99Boxed Processor Specifications7.4.2 Variable Speed FanIf the boxed processor fan heatsink 4-pin connector is connected to a 3-pin motherbo

Kommentare zu diesen Handbüchern

Keine Kommentare