Intel E3-1275 Datenblatt Seite 1

Stöbern Sie online oder laden Sie Datenblatt nach Prozessoren Intel E3-1275 herunter. Intel Xeon E3-1220L Benutzerhandbuch

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 300
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen

Inhaltsverzeichnis

Seite 1 - Processor E3-1200 Family

Document Number: 324971-002Intel® Xeon® Processor E3-1200 FamilyDatasheet, Volume 2 This is Volume 2 of 2June 2011

Seite 2 - Legal Lines and Disclaimers

10 Datasheet, Volume 2Revision History§ §Revision NumberDescriptionRevisionDate001 Initial release April 2011002• Updated DSTS-Device Status Register

Seite 3 - Contents

Processor Configuration Registers100 Datasheet, Volume 22.6.18 PMLIMIT1—Prefetchable Memory Limit Address RegisterThis register in conjunction with th

Seite 4 - 4 Datasheet, Volume 2

Datasheet, Volume 2 101Processor Configuration Registers2.6.19 PMBASEU1—Prefetchable Memory Base Address UpperRegisterThe functionality associated wit

Seite 5 - Datasheet, Volume 2 5

Processor Configuration Registers102 Datasheet, Volume 22.6.20 PMLIMITU1—Prefetchable Memory Limit Address UpperRegisterThe functionality associated w

Seite 6 - 6 Datasheet, Volume 2

Datasheet, Volume 2 103Processor Configuration Registers2.6.22 INTRLINE1—Interrupt Line RegisterThis register contains interrupt line routing informat

Seite 7 - Datasheet, Volume 2 7

Processor Configuration Registers104 Datasheet, Volume 22.6.24 BCTRL1—Bridge Control RegisterThis register provides extensions to the PCICMD register

Seite 8 - 8 Datasheet, Volume 2

Datasheet, Volume 2 105Processor Configuration Registers2 RW 0b UncoreISA Enable (ISAEN)Needed to exclude legacy resource decode to route ISA resource

Seite 9 - Datasheet, Volume 2 9

Processor Configuration Registers106 Datasheet, Volume 22.6.25 PM_CAPID1—Power Management Capabilities RegisterB/D/F/Type: 0/1/0–2/PCIAddress Offset:

Seite 10 - Revision History

Datasheet, Volume 2 107Processor Configuration Registers2.6.26 PM_CS1—Power Management Control/Status RegisterB/D/F/Type: 0/1/0–2/PCIAddress Offset: 8

Seite 11 - 1 Introduction

Processor Configuration Registers108 Datasheet, Volume 22.6.27 SS_CAPID—Subsystem ID and Vendor ID CapabilitiesRegisterThis capability is used to uniq

Seite 12 - Introduction

Datasheet, Volume 2 109Processor Configuration Registers2.6.28 SS—Subsystem ID and Subsystem Vendor ID RegisterSystem BIOS can be used as the mechanis

Seite 13 - 2 Processor Configuration

Datasheet, Volume 2 11Introduction1 IntroductionThis is Volume 2 of the Datasheet for the following products: • Intel® Xeon® processor E3-1200 familyT

Seite 14

Processor Configuration Registers110 Datasheet, Volume 22.6.30 MC—Message Control RegisterSystem software can modify bits in this register, but the de

Seite 15 - 2.3 System Address Map

Datasheet, Volume 2 111Processor Configuration Registers2.6.31 MA—Message Address Register2.6.32 MD—Message Data Register2.6.33 PEG_CAPL—PCI Express-G

Seite 16 - 16 Datasheet, Volume 2

Processor Configuration Registers112 Datasheet, Volume 22.6.34 PEG_CAP—PCI Express-G Capabilities RegisterThis register indicates PCI Express device c

Seite 17 - (DRAM CONTROLLER VIEW)

Datasheet, Volume 2 113Processor Configuration Registers2.6.36 DCTL—Device Control RegisterThis register provides control for PCI Express device speci

Seite 18 - 2.3.1 Legacy Address Range

Processor Configuration Registers114 Datasheet, Volume 22.6.37 DSTS—Device Status RegisterReflects status corresponding to controls in the Device Cont

Seite 19 - Datasheet, Volume 2 19

Datasheet, Volume 2 115Processor Configuration Registers2.6.38 LCTL—Link Control RegisterThis register allows control of PCI Express link.B/D/F/Type:

Seite 20

Processor Configuration Registers116 Datasheet, Volume 26 RW 0b UncoreCommon Clock Configuration (CCC)0 = Indicates that this component and the compon

Seite 21 - 2.3.2.2 TSEG

Datasheet, Volume 2 117Processor Configuration Registers2.6.39 LSTS—Link Status RegisterThis register indicates PCI Express link status.B/D/F/Type: 0/

Seite 22 - 2.3.2.5 Pre-allocated Memory

Processor Configuration Registers118 Datasheet, Volume 22.6.40 SLOTCAP—Slot Capabilities RegisterNote: Hot Plug is not supported on Intel® Xeon® proce

Seite 23 - 2.3.2.7 ME UMA

Datasheet, Volume 2 119Processor Configuration Registers16:15 RW-O 00b UncoreSlot Power Limit Scale (SPLS)This field specifies the scale used for the

Seite 24 - 24 Datasheet, Volume 2

Introduction12 Datasheet, Volume 2

Seite 25 - 2.3.3.4 High BIOS Area

Processor Configuration Registers120 Datasheet, Volume 22.6.41 SLOTCTL—Slot Control RegisterNote: Hot Plug is not supported on Intel® Xeon® processor

Seite 26 - 26 Datasheet, Volume 2

Datasheet, Volume 2 121Processor Configuration Registers7:6 RO 00b UncoreReserved for Attention Indicator Control (AIC)If an Attention Indicator is im

Seite 27 - Datasheet, Volume 2 27

Processor Configuration Registers122 Datasheet, Volume 22.6.42 SLOTSTS—Slot Status RegisterThis is for PCI Express Slot related registers.Note: Hot Pl

Seite 28 - 2.3.4.5 Programming Model

Datasheet, Volume 2 123Processor Configuration Registers3 RW1C 0b UncorePresence Detect Changed (PDC)A pulse indication that the inband presence detec

Seite 29

Processor Configuration Registers124 Datasheet, Volume 22.6.43 RCTL—Root Control RegisterThis register allows control of PCI Express Root Complex spec

Seite 30

Datasheet, Volume 2 125Processor Configuration Registers2.6.44 LCTL2—Link Control 2 RegisterB/D/F/Type: 0/1/0–2/PCIAddress Offset: D0–D1hReset Value:

Seite 31 - Datasheet, Volume 2 31

Processor Configuration Registers126 Datasheet, Volume 26 RWS 0bPowergoodSelectable De-emphasis (selectabledeemphasis)When the Link is operating at 5G

Seite 32 - 32 Datasheet, Volume 2

Datasheet, Volume 2 127Processor Configuration Registers2.7 PCI Device 1, Function 0–2 Extended Configuration RegistersTable 2-9 lists the registers a

Seite 33 - Datasheet, Volume 2 33

Processor Configuration Registers128 Datasheet, Volume 22.7.2 PVCCAP2—Port VC Capability Register 2This register describes the configuration of PCI Ex

Seite 34 - 34 Datasheet, Volume 2

Datasheet, Volume 2 129Processor Configuration Registers2.7.4 VC0RCAP—VC0 Resource Capability RegisterB/D/F/Type: 0/1/0–2/MMRAddress Offset: 110–113hR

Seite 35

Datasheet, Volume 2 13Processor Configuration Registers2 Processor Configuration RegistersThis chapter contains the following:• Register terminology•

Seite 36 - 2.3.11 I/O Address Space

Processor Configuration Registers130 Datasheet, Volume 22.7.5 VC0RCTL—VC0 Resource Control RegisterThis register controls the resources associated wit

Seite 37 - 2.3.12 MCTP and KVM Flows

Datasheet, Volume 2 131Processor Configuration Registers2.7.6 VC0RSTS—VC0 Resource Status RegisterThis register reports the Virtual Channel specific s

Seite 38 - 38 Datasheet, Volume 2

Processor Configuration Registers132 Datasheet, Volume 22.8 PCI Device 2 Configuration RegistersTable 2-10 lists the registers arranged by address off

Seite 39 - Datasheet, Volume 2 39

Datasheet, Volume 2 133Processor Configuration Registers2.8.1 VID2—Vendor Identification RegisterThis register, combined with the Device Identificatio

Seite 40 - 40 Datasheet, Volume 2

Processor Configuration Registers134 Datasheet, Volume 22.8.3 PCICMD2—PCI Command RegisterThis 16-bit register provides basic control over the IGD&apo

Seite 41 - Datasheet, Volume 2 41

Datasheet, Volume 2 135Processor Configuration Registers2.8.4 PCISTS2—PCI Status RegisterPCISTS is a 16-bit status register that reports the occurrenc

Seite 42

Processor Configuration Registers136 Datasheet, Volume 22.8.5 RID2—Revision Identification RegisterThis register contains the revision number for Devi

Seite 43

Datasheet, Volume 2 137Processor Configuration Registers2.8.7 CLS—Cache Line Size RegisterThe IGD does not support this register as a PCI slave.2.8.8

Seite 44 - 44 Datasheet, Volume 2

Processor Configuration Registers138 Datasheet, Volume 22.8.10 GTTMMADR—Graphics Translation Table, Memory Mapped Range Address RegisterThis register

Seite 45 - Datasheet, Volume 2 45

Datasheet, Volume 2 139Processor Configuration Registers2.8.11 GMADR—Graphics Memory Range Address RegisterGMADR is the PCI aperture used by software

Seite 46 - 2.4.1 I/O Mapped Registers

Processor Configuration Registers14 Datasheet, Volume 22.2 PCI Devices and Functions on ProcessorNote:1. Not all devices are enabled in all configurat

Seite 47

Processor Configuration Registers140 Datasheet, Volume 22.8.12 IOBAR—I/O Base Address RegisterThis register provides the Base offset of the I/O regist

Seite 48

Datasheet, Volume 2 141Processor Configuration Registers2.8.14 SID2—Subsystem Identification RegisterThis register is used to uniquely identify the su

Seite 49

Processor Configuration Registers142 Datasheet, Volume 22.8.17 MINGNT—Minimum Grant RegisterThe Integrated Graphics Device has no requirement for the

Seite 50

Datasheet, Volume 2 143Processor Configuration Registers2.8.19 MSAC—Multi Size Aperture Control RegisterThis register determines the size of the graph

Seite 51 - CAPPTR contains an

Processor Configuration Registers144 Datasheet, Volume 22.9 Device 2 I/O Registers2.9.1 INDEX—MMIO Address RegisterA 32-bit I/O write to this port loa

Seite 52 - 8h in the standard PCI

Datasheet, Volume 2 145Processor Configuration Registers2.10 PCI Device 6 Configuration RegistersTable 2-12 lists the registers arranged by address of

Seite 53 - 2.5.6 CC—Class Code Register

Processor Configuration Registers146 Datasheet, Volume 22.10.1 VID6—Vendor Identification RegisterThis register, combined with the Device Identificati

Seite 54

Datasheet, Volume 2 147Processor Configuration Registers2.10.2 DID6—Device Identification RegisterThis register, combined with the Vendor Identificati

Seite 55

Processor Configuration Registers148 Datasheet, Volume 26 RW 0b UncoreParity Error Response Enable (PERRE)Controls whether or not the Master Data Pari

Seite 56

Datasheet, Volume 2 149Processor Configuration Registers2.10.4 PCISTS6—PCI Status RegisterThis register reports the occurrence of error conditions ass

Seite 57

Datasheet, Volume 2 15Processor Configuration Registers2.3 System Address MapThe processor supports 512 GB (39 bit) of addressable memory space and 64

Seite 58

Processor Configuration Registers150 Datasheet, Volume 28 RW1C 0b UncoreMaster Data Parity Error (PMDPE)This bit is set by a Requester (Primary Side f

Seite 59

Datasheet, Volume 2 151Processor Configuration Registers2.10.5 RID6—Revision Identification RegisterThis register contains the revision number of the

Seite 60

Processor Configuration Registers152 Datasheet, Volume 22.10.7 CL6—Cache Line Size Register2.10.8 HDR6—Header Type RegisterThis register identifies th

Seite 61

Datasheet, Volume 2 153Processor Configuration Registers2.10.10 SBUSN6—Secondary Bus Number RegisterThis register identifies the bus number assigned t

Seite 62

Processor Configuration Registers154 Datasheet, Volume 22.10.12 IOBASE6—I/O Base Address RegisterThis register controls the processor to PCI Express-G

Seite 63

Datasheet, Volume 2 155Processor Configuration Registers2.10.14 SSTS6—Secondary Status RegisterSSTS is a 16-bit status register that reports the occur

Seite 64

Processor Configuration Registers156 Datasheet, Volume 22.10.15 MBASE6—Memory Base Address RegisterThis register controls the processor to PCI Express

Seite 65

Datasheet, Volume 2 157Processor Configuration Registers2.10.16 MLIMIT6—Memory Limit Address RegisterThis register controls the processor to PCI Expre

Seite 66

Processor Configuration Registers158 Datasheet, Volume 22.10.17 PMBASE6—Prefetchable Memory Base Address RegisterThis register, in conjunction with th

Seite 67

Datasheet, Volume 2 159Processor Configuration Registers2.10.18 PMLIMIT6—Prefetchable Memory Limit Address RegisterThis register, in conjunction with

Seite 68

Processor Configuration Registers16 Datasheet, Volume 2The Address Map includes a number of programmable ranges:• Device 0— PXPEPBAR – PxP egress port

Seite 69

Processor Configuration Registers160 Datasheet, Volume 22.10.19 PMBASEU6—Prefetchable Memory Base Address Upper RegisterThe functionality associated w

Seite 70

Datasheet, Volume 2 161Processor Configuration Registers2.10.20 PMLIMITU6—Prefetchable Memory Limit Address Upper RegisterThe functionality associated

Seite 71

Processor Configuration Registers162 Datasheet, Volume 22.10.22 INTRLINE6—Interrupt Line RegisterThis register contains interrupt line routing informa

Seite 72

Datasheet, Volume 2 163Processor Configuration Registers2.10.24 BCTRL6—Bridge Control RegisterThis register provides extensions to the PCICMD register

Seite 73

Processor Configuration Registers164 Datasheet, Volume 21 RW 0b UncoreSERR Enable (SERREN)0 = No forwarding of error messages from secondary side to p

Seite 74

Datasheet, Volume 2 165Processor Configuration Registers2.10.25 PM_CAPID6—Power Management Capabilities RegisterB/D/F/Type: 0/6/0/PCIAddress Offset: 8

Seite 75

Processor Configuration Registers166 Datasheet, Volume 22.10.26 PM_CS6—Power Management Control/Status RegisterB/D/F/Type: 0/6/0/PCIAddress Offset: 84

Seite 76

Datasheet, Volume 2 167Processor Configuration Registers2.10.27 SS_CAPID—Subsystem ID and Vendor ID Capabilities RegisterThis capability is used to un

Seite 77

Processor Configuration Registers168 Datasheet, Volume 22.10.28 SS—Subsystem ID and Subsystem Vendor ID RegisterSystem BIOS can be used as the mechani

Seite 78 - 2.5.30 G Memory Base Register

Datasheet, Volume 2 169Processor Configuration Registers2.10.30 MC—Message Control RegisterSystem software can modify bits in this register, but the d

Seite 79

Datasheet, Volume 2 17Processor Configuration RegistersFigure 2-1 represents system memory address map in a simplified form. Figure 2-1. System Addres

Seite 80

Processor Configuration Registers170 Datasheet, Volume 22.10.31 MA—Message Address Register2.10.32 MD—Message Data Register2.10.33 PEG_CAPL—PCI Expres

Seite 81 - 2.5.34 SMI Command Register

Datasheet, Volume 2 171Processor Configuration Registers2.10.34 PEG_CAP—PCI Express-G Capabilities RegisterThis register indicates PCI Express device

Seite 82

Processor Configuration Registers172 Datasheet, Volume 22.10.36 DCTL—Device Control RegisterThis register provides control for PCI Express device spec

Seite 83 - 22–23 for channel 1)

Datasheet, Volume 2 173Processor Configuration Registers2.10.37 DSTS—Device Status RegisterThis register reflects status corresponding to controls in

Seite 84

Processor Configuration Registers174 Datasheet, Volume 22.10.38 LCTL—Link Control RegisterThis register allows control of PCI Express link.B/D/F/Type:

Seite 85

Datasheet, Volume 2 175Processor Configuration Registers6 RW 0b UncoreCommon Clock Configuration (CCC)0 = Indicates that this component and the compon

Seite 86

Processor Configuration Registers176 Datasheet, Volume 22.10.39 LSTS—Link Status RegisterThis register indicates PCI Express link status.B/D/F/Type: 0

Seite 87

Datasheet, Volume 2 177Processor Configuration Registers2.10.40 SLOTCAP—Slot Capabilities RegisterNote: Hot Plug is not supported on Intel® Xeon® proc

Seite 88

Processor Configuration Registers178 Datasheet, Volume 216:15 RW-O 00b UncoreSlot Power Limit Scale (SPLS)This field specifies the scale used for the

Seite 89

Datasheet, Volume 2 179Processor Configuration Registers2.10.41 SLOTCTL—Slot Control RegisterNote: Hot Plug is not supported on Intel® Xeon® processor

Seite 90

Processor Configuration Registers18 Datasheet, Volume 22.3.1 Legacy Address RangeThis area is divided into the following address regions:• 0–640 KB –

Seite 91

Processor Configuration Registers180 Datasheet, Volume 27:6 RO 00b UncoreReserved for Attention Indicator Control (AIC)If an Attention Indicator is im

Seite 92 - 2.6.6 CC1—Class Code Register

Datasheet, Volume 2 181Processor Configuration Registers2.10.42 SLOTSTS—Slot Status RegisterThis is for PCI Express Slot related registers.Note: Hot P

Seite 93

Processor Configuration Registers182 Datasheet, Volume 22.10.43 RCTL—Root Control RegisterThis register allows control of PCI Express Root Complex spe

Seite 94

Datasheet, Volume 2 183Processor Configuration Registers2.11 PCI Device 6 Extended Configuration RegistersTable 2-13 lists the registers arranged by a

Seite 95

Processor Configuration Registers184 Datasheet, Volume 22.11.2 PVCCAP2—Port VC Capability Register 2This register describes the configuration of PCI E

Seite 96

Datasheet, Volume 2 185Processor Configuration Registers2.11.4 VC0RCAP—VC0 Resource Capability RegisterB/D/F/Type: 0/6/0/MMRAddress Offset: 110–113hRe

Seite 97

Processor Configuration Registers186 Datasheet, Volume 22.11.5 VC0RCTL—VC0 Resource Control RegisterThis register controls the resources associated wi

Seite 98

Datasheet, Volume 2 187Processor Configuration Registers2.11.6 VC0RSTS—VC0 Resource Status RegisterThis register reports the Virtual Channel specific

Seite 99

Processor Configuration Registers188 Datasheet, Volume 22.12 DMIBAR RegistersTable 2-14 lists the registers arranged by address offset. Register bit d

Seite 100

Datasheet, Volume 2 189Processor Configuration Registers2.12.1 DMIVCECH—DMI Virtual Channel Enhanced Capability RegisterThis register indicates DMI Vi

Seite 101 - Register

Datasheet, Volume 2 19Processor Configuration Registers2.3.1.2 Legacy Video Area (A_0000h–B_FFFFh)The legacy 128 KB VGA memory range, frame buffer, (0

Seite 102

Processor Configuration Registers190 Datasheet, Volume 22.12.2 DMIPVCCAP1—DMI Port VC Capability Register 1This register describes the configuration o

Seite 103

Datasheet, Volume 2 191Processor Configuration Registers2.12.4 DMIPVCCTL—DMI Port VC Control Register2.12.5 DMIVC0RCAP—DMI VC0 Resource Capability Reg

Seite 104

Processor Configuration Registers192 Datasheet, Volume 22.12.6 DMIVC0RCTL—DMI VC0 Resource Control RegisterThis register controls the resources associ

Seite 105

Datasheet, Volume 2 193Processor Configuration Registers2.12.7 DMIVC0RSTS—DMI VC0 Resource Status RegisterThis register reports the Virtual Channel sp

Seite 106

Processor Configuration Registers194 Datasheet, Volume 22.12.9 DMIVC1RCTL—DMI VC1 Resource Control RegisterThis register controls the resources associ

Seite 107

Datasheet, Volume 2 195Processor Configuration Registers2.12.10 DMIVC1RSTS—DMI VC1 Resource Status RegisterThis register reports the Virtual Channel s

Seite 108

Processor Configuration Registers196 Datasheet, Volume 22.12.12 DMIVCPRCTL—DMI VCp Resource Control RegisterThis register controls the resources assoc

Seite 109

Datasheet, Volume 2 197Processor Configuration Registers2.12.13 DMIVCPRSTS—DMI VCp Resource Status RegisterThis register reports the Virtual Channel s

Seite 110

Processor Configuration Registers198 Datasheet, Volume 22.12.14 DMIESD—DMI Element Self Description RegisterThis register provides information about t

Seite 111

Datasheet, Volume 2 199Processor Configuration Registers2.12.15 DMILE1D—DMI Link Entry 1 Description RegisterThis register provides the first part of

Seite 112

2 Datasheet, Volume 2Legal Lines and DisclaimersINFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IM

Seite 113 - Port Command Register

Processor Configuration Registers20 Datasheet, Volume 22.3.1.3 PAM (C_0000h–F_FFFFh)The 13 sections from 768 KB to 1 MB comprise what is also known as

Seite 114

Processor Configuration Registers200 Datasheet, Volume 22.12.17 DMILE2D—DMI Link Entry 2 Description RegisterThis register provides the first part of

Seite 115

Datasheet, Volume 2 201Processor Configuration Registers2.12.19 LCAP—Link Capabilities RegisterThis register indicates DMI specific capabilities.B/D/F

Seite 116

Processor Configuration Registers202 Datasheet, Volume 22.12.20 LCTL—Link Control RegisterThis register allows control of PCI Express link.B/D/F/Type:

Seite 117

Datasheet, Volume 2 203Processor Configuration Registers2.12.21 LSTS—DMI Link Status RegisterThis register indicates DMI status.B/D/F/Type: 0/0/0/DMIB

Seite 118

Processor Configuration Registers204 Datasheet, Volume 22.12.22 LCTL2—Link Control 2 RegisterB/D/F/Type: 0/0/0/DMIBARAddress Offset: 98–99hReset Value

Seite 119

Datasheet, Volume 2 205Processor Configuration Registers6 RWS 0bPowergoodSelectable De-emphasis (selectabledeemphasis)When the Link is operating at 5

Seite 120

Processor Configuration Registers206 Datasheet, Volume 22.12.23 LSTS2—Link Status 2 Register2.12.24 AFE_BMUF0—AFE BMU Configuration Function 0 Registe

Seite 121

Datasheet, Volume 2 207Processor Configuration Registers2.13 MCHBAR Registers in Memory Controller – Channel 0 Table 2-15 lists the registers arranged

Seite 122

Processor Configuration Registers208 Datasheet, Volume 22.13.2 TC_RAP_C0—Timing of DDR Regular Access Parameters RegisterThis register provides the re

Seite 123

Datasheet, Volume 2 209Processor Configuration Registers2.13.4 TC_SRFTP_C0—Self-Refresh Timing Parameters RegisterThis register provides Self-refresh

Seite 124

Datasheet, Volume 2 21Processor Configuration Registers2.3.2.1 ISA Hole (15 MB–16 MB)The ISA Hole is enabled in the Legacy Access Control Register in

Seite 125

Processor Configuration Registers210 Datasheet, Volume 22.13.6 ECCERRLOG0_C0—ECC Error Log 0 Register2.13.7 ECCERRLOG1_C0—ECC Error Log 1 Register B/D

Seite 126

Datasheet, Volume 2 211Processor Configuration Registers2.13.8 TC_RFP_C0—Refresh Parameters Register2.13.9 TC_RFTP_C0—Refresh Timing Parameters Regist

Seite 127 - Configuration Registers

Processor Configuration Registers212 Datasheet, Volume 22.14 MCHBAR Registers in Memory Controller – Channel 1Table 2-16 lists the registers arranged

Seite 128 - 10C–10Dh

Datasheet, Volume 2 213Processor Configuration Registers2.14.2 TC_RAP_C1—Timing of DDR Regular Access Parameters RegisterThis register provides the re

Seite 129 - 110–113h

Processor Configuration Registers214 Datasheet, Volume 22.14.4 TC_SRFTP_C1—Self-Refresh Timing Parameters RegisterThis register provides Self-refresh

Seite 130 - 114–117h

Datasheet, Volume 2 215Processor Configuration Registers2.14.6 ECCERRLOG0_C1—ECC Error Log 0 Register2.14.7 ECCERRLOG1_C1—ECC Error Log 1 Register B/D

Seite 131 - 208–20Bhh

Processor Configuration Registers216 Datasheet, Volume 22.14.8 TC_RFP_C1—Refresh Parameters Register2.14.9 TC_RFTP_C1—Refresh Timing Parameters Regist

Seite 132

Datasheet, Volume 2 217Processor Configuration Registers2.15 MCHBAR Registers in Memory Controller – Integrated Memory Peripheral Hub (IMPH)Table 2-17

Seite 133

Processor Configuration Registers218 Datasheet, Volume 22.16 MCHBAR Registers in Memory Controller – CommonTable 2-18 lists the registers arranged by

Seite 134

Datasheet, Volume 2 219Processor Configuration Registers2.16.2 MAD_DIMM_ch0—Address Decode Channel 0 RegisterThis register defines channel characteris

Seite 135

Processor Configuration Registers22 Datasheet, Volume 2for managing DMA accesses to addresses above 4 GB. DMA-remapping hardware implementations on pl

Seite 136 - 2.8.6 CC—Class Code Register

Processor Configuration Registers220 Datasheet, Volume 22.16.3 MAD_DIMM_ch1—Address Decode Channel 1 RegisterThis register defines channel characteris

Seite 137

Datasheet, Volume 2 221Processor Configuration Registers2.16.4 PM_SREF_config—Self Refresh Configuration RegisterThis self refresh mode control regist

Seite 138 - Mapped Range Address Register

Processor Configuration Registers222 Datasheet, Volume 22.17 Memory Controller MMIO Registers Broadcast GroupTable 2-19 lists the registers arranged b

Seite 139 - for details

Datasheet, Volume 2 223Processor Configuration Registers2.17.2 ECCERRLOG0—ECC Error Log 0 Register2.17.3 ECCERRLOG1—ECC Error Log 1 Register B/D/F/Typ

Seite 140

Processor Configuration Registers224 Datasheet, Volume 22.17.4 PM_CMD_PWR—Power Management Command Power RegisterThis register defines the power contr

Seite 141 - Device uses INTA#

Datasheet, Volume 2 225Processor Configuration Registers2.18 Integrated Graphics VT-d Remapping Engine RegistersTable 2-20 lists the registers arrange

Seite 142

Processor Configuration Registers226 Datasheet, Volume 22.18.1 VER_REG—Version RegisterThis register reports the architecture version supported. Backw

Seite 143

Datasheet, Volume 2 227Processor Configuration Registers2.18.2 CAP_REG—Capability RegisterThis register reports general remapping hardware capabilitie

Seite 144 - 2.9 Device 2 I/O Registers

Processor Configuration Registers228 Datasheet, Volume 223 RO 1b UncoreIsochrony (ISOCH)0 = Remapping hardware unit has no critical isochronous reques

Seite 145

Datasheet, Volume 2 229Processor Configuration Registers7 RO 0b UncoreCaching Mode (CM)0 = Not-present and erroneous entries are not cached in any of

Seite 146

Datasheet, Volume 2 23Processor Configuration Registers2.3.2.6 GFX Stolen Spaces2.3.2.6.1 GTT Stolen Space (GSM)GSM is allocated to store the GFX tran

Seite 147 - PCI device

Processor Configuration Registers230 Datasheet, Volume 22.18.3 ECAP_REG—Extended Capability RegisterThis register reports remapping hardware extended

Seite 148

Datasheet, Volume 2 231Processor Configuration Registers1 RO-V 1b UncoreQueued Invalidation Support (QI)0 = Hardware does Not support queued invalidat

Seite 149 - -Posted

Processor Configuration Registers232 Datasheet, Volume 22.18.4 GCMD_REG—Global Command RegisterThis register controls remapping hardware. If multiple

Seite 150

Datasheet, Volume 2 233Processor Configuration Registers29 RO 0b UncoreSet Fault Log (SFL)This field is valid only for implementations supporting adva

Seite 151

Processor Configuration Registers234 Datasheet, Volume 225 WO 0b UncoreInterrupt Remapping Enable (IRE)This field is valid only for implementations su

Seite 152

Datasheet, Volume 2 235Processor Configuration Registers2.18.5 GSTS_REG—Global Status RegisterThis register reports general remapping hardware status.

Seite 153

Processor Configuration Registers236 Datasheet, Volume 22.18.6 RTADDR_REG—Root-Entry Table Address RegisterThis register provides the base address of

Seite 154

Datasheet, Volume 2 237Processor Configuration Registers2.18.7 CCMD_REG—Context Command RegisterThis register manages context cache. The act of writin

Seite 155

Processor Configuration Registers238 Datasheet, Volume 260:59 RO-V 1h UncoreContext Actual Invalidation Granularity (CAIG)Hardware reports the granula

Seite 156

Datasheet, Volume 2 239Processor Configuration Registers2.18.8 FSTS_REG—Fault Status RegisterThis register indicates the various error status.B/D/F/Ty

Seite 157

Processor Configuration Registers24 Datasheet, Volume 2There are sub-ranges within the PCI Memory address range defined as APIC Configuration Space, M

Seite 158

Processor Configuration Registers240 Datasheet, Volume 21 ROS-V 0bPowergoodPrimary Pending Fault (PPF)This bit indicates if there are one or more pend

Seite 159

Datasheet, Volume 2 241Processor Configuration Registers2.18.9 FECTL_REG—Fault Event Control RegisterThis register specifies the fault event interrupt

Seite 160

Processor Configuration Registers242 Datasheet, Volume 22.18.10 FEDATA_REG—Fault Event Data RegisterThis register specifies the interrupt message data

Seite 161

Datasheet, Volume 2 243Processor Configuration Registers2.18.13 AFLOG_REG—Advanced Fault Log RegisterThis register specifies the base address of the m

Seite 162

Processor Configuration Registers244 Datasheet, Volume 22.18.14 PMEN_REG—Protected Memory Enable RegisterThis register enables the DMA-protected memor

Seite 163 - 2 RW 0b Uncore

Datasheet, Volume 2 245Processor Configuration Registers2.18.15 PLMBASE_REG—Protected Low-Memory Base RegisterThis register sets up the base address o

Seite 164

Processor Configuration Registers246 Datasheet, Volume 22.18.16 PLMLIMIT_REG—Protected Low-Memory Limit RegisterThis register sets up the limit addres

Seite 165

Datasheet, Volume 2 247Processor Configuration Registers2.18.17 PHMBASE_REG—Protected High-Memory Base RegisterThis register sets up the base address

Seite 166

Processor Configuration Registers248 Datasheet, Volume 22.18.18 PHMLIMIT_REG—Protected High-Memory Limit RegisterThis register sets up the limit addre

Seite 167

Datasheet, Volume 2 249Processor Configuration Registers2.18.19 IQH_REG—Invalidation Queue Head RegisterThis register indicates the invalidation queue

Seite 168

Datasheet, Volume 2 25Processor Configuration Registers2.3.3.1 APIC Configuration Space (FEC0_0000h–FECF_FFFFh)This range is reserved for APIC configu

Seite 169

Processor Configuration Registers250 Datasheet, Volume 22.18.21 IQA_REG—Invalidation Queue Address RegisterThis register configures the base address a

Seite 170

Datasheet, Volume 2 251Processor Configuration Registers2.18.23 IECTL_REG—Invalidation Event Control RegisterThis register specifies the invalidation

Seite 171

Processor Configuration Registers252 Datasheet, Volume 22.18.24 IEDATA_REG—Invalidation Event Data RegisterThis register specifies the Invalidation Ev

Seite 172

Datasheet, Volume 2 253Processor Configuration Registers2.18.26 IRTA_REG—Interrupt Remapping Table Address RegisterThis register provides the base add

Seite 173

Processor Configuration Registers254 Datasheet, Volume 22.18.27 IVA_REG—Invalidate Address RegisterThis register provides the DMA address whose corres

Seite 174

Datasheet, Volume 2 255Processor Configuration Registers2.18.28 IOTLB_REG—IOTLB Invalidate RegisterThis register invalidates the IOTLB. The act of wri

Seite 175

Processor Configuration Registers256 Datasheet, Volume 258:57 RO-V 1h UncoreIOTLB Actual Invalidation Granularity (IAIG)Hardware reports the granulari

Seite 176

Datasheet, Volume 2 257Processor Configuration Registers2.18.29 FRCDL_REG—Fault Recording Low RegisterThis register records fault information when pri

Seite 177

Processor Configuration Registers258 Datasheet, Volume 22.18.30 FRCDH_REG—Fault Recording High RegisterThis register records fault information when pr

Seite 178

Datasheet, Volume 2 259Processor Configuration Registers2.18.31 VTPOLICY—DMA Remap Engine Policy Control RegisterThis register contains all the policy

Seite 179

Processor Configuration Registers26 Datasheet, Volume 22.3.4 Main Memory Address Space (4 GB to TOUUD)The processor supports 39-bit addressing. The ma

Seite 180

Processor Configuration Registers260 Datasheet, Volume 22.19 PCU MCHBAR RegistersTable 2-21 lists the registers arranged by address offset. Register b

Seite 181

Datasheet, Volume 2 261Processor Configuration Registers2.19.1 MEM_TRML_ESTIMATION_CONFIG—Memory ThermalEstimation Configuration RegisterThis register

Seite 182

Processor Configuration Registers262 Datasheet, Volume 22.19.2 MEM_TRML_THRESHOLDS_CONFIG—Memory Thermal Thresholds Configuration RegisterThis registe

Seite 183 - 104–107h

Datasheet, Volume 2 263Processor Configuration Registers2.19.3 MEM_TRML_STATUS_REPORT—Memory Thermal Status Report RegisterThis register reports the t

Seite 184

Processor Configuration Registers264 Datasheet, Volume 22.19.4 MEM_TRML_TEMPERATURE_REPORT—Memory ThermalTemperature Report RegisterThis register is u

Seite 185

Datasheet, Volume 2 265Processor Configuration Registers2.19.6 GT_PERF_STATUS—GT Performance Status RegisterP-state encoding for the Secondary Power P

Seite 186

Processor Configuration Registers266 Datasheet, Volume 22.19.8 SSKPD—Sticky Scratchpad Data RegisterThis register holds 64 writable bits with no funct

Seite 187

Datasheet, Volume 2 267Processor Configuration Registers13:8 RWS 000000bPowergoodSelf Refresh Latency Time (WM1)Number of microseconds to access memor

Seite 188 - 2.12 DMIBAR Registers

Processor Configuration Registers268 Datasheet, Volume 22.20 PXPEPBAR RegistersTable 2-22 lists the registers arranged by address offset. Register bit

Seite 189

Datasheet, Volume 2 269Processor Configuration Registers2.21 Default PEG/DMI VT-d Remapping Engine RegistersTable 2-23 lists the registers arranged by

Seite 190

Datasheet, Volume 2 27Processor Configuration Registers2.3.4.1 Memory Re-claim BackgroundThe following are examples of Memory Mapped IO devices that a

Seite 191

Processor Configuration Registers270 Datasheet, Volume 22.21.1 VER_REG—Version RegisterThis register reports the architecture version supported. Backw

Seite 192

Datasheet, Volume 2 271Processor Configuration Registers2.21.2 CAP_REG—Capability RegisterThis register reports general remapping hardware capabilitie

Seite 193

Processor Configuration Registers272 Datasheet, Volume 223 RO 0b UncoreIsochrony (ISOCH)0 = Remapping hardware unit has no critical isochronous reques

Seite 194

Datasheet, Volume 2 273Processor Configuration Registers7 RO 0b UncoreCaching Mode (CM)0 = Not-present and erroneous entries are Not cached in any of

Seite 195

Processor Configuration Registers274 Datasheet, Volume 22.21.3 ECAP_REG—Extended Capability RegisterThis register reports remapping hardware extended

Seite 196

Datasheet, Volume 2 275Processor Configuration Registers2.21.4 GCMD_REG—Global Command RegisterThis register controls remapping hardware. If multiple

Seite 197

Processor Configuration Registers276 Datasheet, Volume 230 WO 0b UncoreSet Root Table Pointer (SRTP)Software sets this field to set/update the root-en

Seite 198 - Declaration Capability

Datasheet, Volume 2 277Processor Configuration Registers27 RO 0b UncoreWrite Buffer Flush (WBF)This bit is valid only for implementations requiring wr

Seite 199

Processor Configuration Registers278 Datasheet, Volume 224 WO 0b UncoreSet Interrupt Remap Table Pointer (SIRTP)This field is valid only for implement

Seite 200

Datasheet, Volume 2 279Processor Configuration Registers2.21.5 GSTS_REG—Global Status RegisterThis register reports general remapping hardware status.

Seite 201

Processor Configuration Registers28 Datasheet, Volume 22.3.4.3 Memory RemappingAn incoming address (referred to as a logical address) is checked to se

Seite 202

Processor Configuration Registers280 Datasheet, Volume 22.21.6 RTADDR_REG—Root-Entry Table Address RegisterThis register provides the base address of

Seite 203

Datasheet, Volume 2 281Processor Configuration Registers2.21.7 CCMD_REG—Context Command RegisterThis register manages context cache. The act of writin

Seite 204

Processor Configuration Registers282 Datasheet, Volume 260:59 RO-V 0h UncoreContext Actual Invalidation Granularity (CAIG)Hardware reports the granula

Seite 205

Datasheet, Volume 2 283Processor Configuration Registers2.21.8 FSTS_REG—Fault Status RegisterThis register indicates the various error status.B/D/F/Ty

Seite 206 - BCC–BCGh

Processor Configuration Registers284 Datasheet, Volume 21 ROS-V 0bPowergoodPrimary Pending Fault (PPF)This field indicates if there are one or more pe

Seite 207 - Channel 0

Datasheet, Volume 2 285Processor Configuration Registers2.21.9 FECTL_REG—Fault Event Control RegisterThis register specifies the fault event interrupt

Seite 208

Processor Configuration Registers286 Datasheet, Volume 22.21.10 FEDATA_REG—Fault Event Data RegisterThis register specifies the interrupt message data

Seite 209

Datasheet, Volume 2 287Processor Configuration Registers2.21.13 AFLOG_REG—Advanced Fault Log RegisterThis register specifies the base address of the m

Seite 210 - 40CC–40CFh

Processor Configuration Registers288 Datasheet, Volume 22.21.14 PMEN_REG—Protected Memory Enable RegisterThis register enables the DMA-protected memor

Seite 211 - 4298-429Bh

Datasheet, Volume 2 289Processor Configuration Registers2.21.15 PLMBASE_REG—Protected Low-Memory Base RegisterThis register sets up the base address o

Seite 212 - Channel 1

Datasheet, Volume 2 29Processor Configuration RegistersCase 1 – Less than 4 GB of Physical Memory (no remap)• Populated Physical Memory = 2 GB• Addres

Seite 213

Processor Configuration Registers290 Datasheet, Volume 22.21.16 PLMLIMIT_REG—Protected Low-Memory Limit RegisterThis register sets up the limit addres

Seite 214

Datasheet, Volume 2 291Processor Configuration Registers2.21.17 PHMBASE_REG—Protected High-Memory Base RegisterThis register sets up the base address

Seite 215 - 44CC–44CFh

Processor Configuration Registers292 Datasheet, Volume 22.21.18 PHMLIMIT_REG—Protected High-Memory Limit RegisterThis register sets up the limit addre

Seite 216 - 4698–469Bh

Datasheet, Volume 2 293Processor Configuration Registers2.21.19 IQH_REG—Invalidation Queue Head RegisterRegister indicating the invalidation queue hea

Seite 217 - 740C–740Fh

Processor Configuration Registers294 Datasheet, Volume 22.21.21 IQA_REG—Invalidation Queue Address RegisterThis register configures the base address a

Seite 218

Datasheet, Volume 2 295Processor Configuration Registers2.21.23 IECTL_REG—Invalidation Event Control RegisterThis register specifies the invalidation

Seite 219 - 5004–5007h

Processor Configuration Registers296 Datasheet, Volume 22.21.24 IEDATA_REG—Invalidation Event Data RegisterThis register specifies the Invalidation Ev

Seite 220 - 5008–500Bh

Datasheet, Volume 2 297Processor Configuration Registers2.21.26 IEUADDR_REG—Invalidation Event Upper Address RegisterThis register specifies the Inval

Seite 221 - 5060–5063h

Processor Configuration Registers298 Datasheet, Volume 22.21.28 IVA_REG—Invalidate Address RegisterThis register provides the DMA address whose corres

Seite 222 - 4CB0-4CB3h

Datasheet, Volume 2 299Processor Configuration Registers2.21.29 IOTLB_REG—IOTLB Invalidate RegisterRegister to invalidate IOTLB. The act of writing th

Seite 223 - 4CCC–4CCFh

Datasheet, Volume 2 3Contents1 Introduction ...

Seite 224

Processor Configuration Registers30 Datasheet, Volume 2Case 2 – Greater than 4 GB of Physical MemoryIn this case the amount of memory remapped is the

Seite 225 - Registers

Processor Configuration Registers300 Datasheet, Volume 2§ §58:57 RO-V 0h UncoreIOTLB Actual Invalidation Granularity (IAIG)Hardware reports the granul

Seite 226

Datasheet, Volume 2 31Processor Configuration RegistersThe Remap window is inclusive of the Base and Limit addresses. In the decoder A[19:0] of the Re

Seite 227

Processor Configuration Registers32 Datasheet, Volume 2Implementation Notes• Remap applies to transactions from all interfaces. All upstream PEG/DMI t

Seite 228

Datasheet, Volume 2 33Processor Configuration Registers2.3.6 PCI Express* Graphics Attach (PEG)The processor can be programmed to direct memory access

Seite 229

Processor Configuration Registers34 Datasheet, Volume 22.3.7 Graphics Memory Address RangesThe MCH can be programmed to direct memory accesses to IGD

Seite 230

Datasheet, Volume 2 35Processor Configuration Registers2.3.8 System Management Mode (SMM)Unlike FSB platforms, the Core handles all SMM mode transacti

Seite 231

Processor Configuration Registers36 Datasheet, Volume 22.3.11 I/O Address SpaceThe system agent generates either DMI Interface or PCI Express* bus cyc

Seite 232

Datasheet, Volume 2 37Processor Configuration RegistersThe processor also forwards accesses to the Legacy VGA I/O ranges according to the settings in

Seite 233

Processor Configuration Registers38 Datasheet, Volume 2DMI Interface Accesses to the Processor that Cross Device BoundariesThe processor does not supp

Seite 234

Datasheet, Volume 2 39Processor Configuration Registers• VCm accesses— See the DMI2 specification for TC mapping to VCm. VCm access only map to ME sto

Seite 235

4 Datasheet, Volume 22.5.9 SID—Subsystem Identification Register ...542.5.10 PXPEPBAR—PCI Express Egres

Seite 236

Processor Configuration Registers40 Datasheet, Volume 22.3.13.2 PCI Express* Interface Decode RulesAll “SNOOP semantic” PCI Express transactions are k

Seite 237

Datasheet, Volume 2 41Processor Configuration Registers2.3.13.3 Legacy VGA and I/O Range Decode RulesThe legacy 128 KB VGA memory range 000A_0000h-000

Seite 238

Processor Configuration Registers42 Datasheet, Volume 2Accesses to the VGA memory range are directed to IGD depend on the configuration. The configura

Seite 239

Datasheet, Volume 2 43Processor Configuration RegistersFor regions mapped outside of the IGD (or if IGD is disabled), the legacy VGA memory range A000

Seite 240

Processor Configuration Registers44 Datasheet, Volume 2Enable bit is not set. If the VGA enable bit is set, then accesses to I/O address range x3BCh–x

Seite 241

Datasheet, Volume 2 45Processor Configuration Registers2.4 Processor Register IntroductionThe processor contains two sets of software accessible regis

Seite 242

Processor Configuration Registers46 Datasheet, Volume 22.4.1 I/O Mapped RegistersThe processor contains two registers that reside in the processor I/O

Seite 243

Datasheet, Volume 2 47Processor Configuration Registers81h PAM1 Programmable Attribute Map 1 00h RW82h PAM2 Programmable Attribute Map 2 00h RW83h P

Seite 244

Processor Configuration Registers48 Datasheet, Volume 22.5.1 VID—Vendor Identification RegisterThis register, combined with the Device Identification

Seite 245

Datasheet, Volume 2 49Processor Configuration Registers2.5.3 PCICMD—PCI Command RegisterSince Device 0 does not physically reside on PCI_A, many of th

Seite 246

Datasheet, Volume 2 52.6.25 PM_CAPID1—Power Management Capabilities Register... 1062.6.26 PM_CS1—Power Management Control/Stat

Seite 247

Processor Configuration Registers50 Datasheet, Volume 22.5.4 PCISTS—PCI Status RegisterThis status register reports the occurrence of error events on

Seite 248

Datasheet, Volume 2 51Processor Configuration Registers10:9 RO 00b UncoreDEVSEL Timing (DEVT)These bits are hardwired to "00". Writes to the

Seite 249

Processor Configuration Registers52 Datasheet, Volume 22.5.5 RID—Revision Identification RegisterThis register contains the revision number of Device

Seite 250

Datasheet, Volume 2 53Processor Configuration Registers2.5.6 CC—Class Code RegisterThis register identifies the basic function of the device, a more s

Seite 251

Processor Configuration Registers54 Datasheet, Volume 22.5.8 SVID—Subsystem Vendor Identification RegisterThis value is used to identify the vendor of

Seite 252

Datasheet, Volume 2 55Processor Configuration Registers2.5.10 PXPEPBAR—PCI Express Egress Port Base Address RegisterThis is the base address for the P

Seite 253

Processor Configuration Registers56 Datasheet, Volume 22.5.11 MCHBAR—Host Memory Mapped Register Range Base RegisterThis is the base address for the H

Seite 254 - 100–107h

Datasheet, Volume 2 57Processor Configuration Registers2.5.12 GGC—GMCH Graphics Control Register RegisterAll the bits in this register are Intel TXT l

Seite 255 - 108–10Fh

Processor Configuration Registers58 Datasheet, Volume 22 RO 0h Reserved1 RW-L 0b UncoreIGD VGA Disable (IVD)0 = Enable. Device 2 (IGD) claims VGA memo

Seite 256

Datasheet, Volume 2 59Processor Configuration Registers2.5.13 DEVEN—Device Enable RegisterThis register allows for enabling/disabling of PCI devices a

Seite 257 - 200–207h

6 Datasheet, Volume 22.10.4 PCISTS6—PCI Status Register ...1492.10.5 RID6—Revision Identific

Seite 258 - 208–20Fh

Processor Configuration Registers60 Datasheet, Volume 22.5.14 PCIEXBAR—PCI Express Register Range Base Address RegisterThis is the base address for th

Seite 259 - FF0–FF3h

Datasheet, Volume 2 61Processor Configuration RegistersB/D/F/Type: 0/0/0/PCIAddress Offset: 60–67hReset Value: 0000_0000_0000_0000hAccess: RW, RW-VSiz

Seite 260 - 2.19 PCU MCHBAR Registers

Processor Configuration Registers62 Datasheet, Volume 22.5.15 DMIBAR—Root Complex Register Range Base Address RegisterThis is the base address for the

Seite 261 - 5880–5883h

Datasheet, Volume 2 63Processor Configuration Registers2.5.16 PAM0—Programmable Attribute Map 0 RegisterThis register controls the read, write and sha

Seite 262 - 5888–588Bh

Processor Configuration Registers64 Datasheet, Volume 22.5.17 PAM1—Programmable Attribute Map 1 RegisterThis register controls the read, write and sha

Seite 263 - Report Register

Datasheet, Volume 2 65Processor Configuration Registers2.5.18 PAM2—Programmable Attribute Map 2 RegisterThis register controls the read, write and sha

Seite 264 - Temperature Report Register

Processor Configuration Registers66 Datasheet, Volume 22.5.19 PAM3—Programmable Attribute Map 3 RegisterThis register controls the read, write and sha

Seite 265 - 5998-599Bh

Datasheet, Volume 2 67Processor Configuration Registers2.5.20 PAM4—Programmable Attribute Map 4 RegisterThis register controls the read, write and sha

Seite 266 - 5D10–5D17h

Processor Configuration Registers68 Datasheet, Volume 22.5.21 PAM5—Programmable Attribute Map 5 RegisterThis register controls the read, write and sha

Seite 267

Datasheet, Volume 2 69Processor Configuration Registers2.5.22 PAM6—Programmable Attribute Map 6 RegisterThis register controls the read, write and sha

Seite 268 - 2.20 PXPEPBAR Registers

Datasheet, Volume 2 72.12.9 DMIVC1RCTL—DMI VC1 Resource Control Register ... 1942.12.10 DMIVC1RSTS—DMI VC1 Resource Statu

Seite 269

Processor Configuration Registers70 Datasheet, Volume 22.5.23 LAC—Legacy Access Control RegisterThis 8-bit register controls steering of MDA cycles an

Seite 270

Datasheet, Volume 2 71Processor Configuration Registers2 RW 0b UncorePEG12 MDA Present (MDAP12)This bit works with the VGA Enable bits in the BCTRL re

Seite 271

Processor Configuration Registers72 Datasheet, Volume 21 RW 0b UncorePEG11 MDA Present (MDAP11)This bit works with the VGA Enable bits in the BCTRL re

Seite 272

Datasheet, Volume 2 73Processor Configuration Registers0 RW 0b UncorePEG10 MDA Present (MDAP10)This bit works with the VGA Enable bits in the BCTRL re

Seite 273

Processor Configuration Registers74 Datasheet, Volume 22.5.24 REMAPBASE—Remap Base Address Register2.5.25 REMAPLIMIT—Remap Limit Address RegisterB/D/F

Seite 274

Datasheet, Volume 2 75Processor Configuration Registers2.5.26 TOM—Top of Memory RegisterThis register contains the size of physical memory. BIOS deter

Seite 275

Processor Configuration Registers76 Datasheet, Volume 22.5.27 TOUUD—Top of Upper Usable DRAM RegisterThis 64-bit register defines the Top of Upper Usa

Seite 276

Datasheet, Volume 2 77Processor Configuration Registers2.5.28 BDSM—Base Data of Stolen Memory RegisterThis register contains the base address of graph

Seite 277

Processor Configuration Registers78 Datasheet, Volume 22.5.30 G Memory Base RegisterThis register contains the base address of TSEG DRAM memory. BIOS

Seite 278

Datasheet, Volume 2 79Processor Configuration RegistersB/D/F/Type: 0/0/0/PCIAddress Offset: BC–BFhReset Value: 0010_0000hAccess: RW-KL, RW-LSize: 32 b

Seite 279

8 Datasheet, Volume 22.18.5 GSTS_REG—Global Status Register...2352.18.6 RTADDR_REG—Root-Entry Table

Seite 280

Processor Configuration Registers80 Datasheet, Volume 22.5.32 ERRSTS—Error Status RegisterThis register is used to report various error conditions usi

Seite 281

Datasheet, Volume 2 81Processor Configuration Registers2.5.33 ERRCMD—Error Command RegisterThis register controls the Host Bridge responses to various

Seite 282

Processor Configuration Registers82 Datasheet, Volume 22.5.35 SCICMD—SCI Command RegisterThis register enables various errors to generate an SMI DMI s

Seite 283

Datasheet, Volume 2 83Processor Configuration Registers2.5.37 CAPID0_A—Capabilities A RegisterThis register control of bits in this register are only

Seite 284

Processor Configuration Registers84 Datasheet, Volume 27:4 RO-FW 0h Reserved3:3 RO 0h Reserved2:0 RO-FW 000b UncoreDDR3 Maximum Frequency Capability (

Seite 285

Datasheet, Volume 2 85Processor Configuration Registers2.6 PCI Device 1, Function 0–2 Configuration RegistersTable 2-8 lists the registers arranged by

Seite 286

Processor Configuration Registers86 Datasheet, Volume 290–91h MSI_CAPID Message Signaled Interrupts Capability ID A005h RO92–93h MC Message Control 00

Seite 287

Datasheet, Volume 2 87Processor Configuration Registers2.6.1 VID1—Vendor Identification RegisterThis register combined with the Device Identification

Seite 288

Processor Configuration Registers88 Datasheet, Volume 22.6.3 PCICMD1—PCI Command RegisterB/D/F/Type: 0/1/0–2/PCIAddress Offset: 4–5hReset Value: 0000h

Seite 289

Datasheet, Volume 2 89Processor Configuration Registers2 RW 0b UncoreBus Master Enable (BME)This bit controls the ability of the PEG port to forward M

Seite 290

Datasheet, Volume 2 92.21.16 PLMLIMIT_REG—Protected Low-Memory Limit Register... 2902.21.17 PHMBASE_REG—Protected High-Memory

Seite 291

Processor Configuration Registers90 Datasheet, Volume 22.6.4 PCISTS1—PCI Status RegisterThis register reports the occurrence of error conditions assoc

Seite 292

Datasheet, Volume 2 91Processor Configuration Registers8 RW1C 0b UncoreMaster Data Parity Error (PMDPE)This bit is Set by a Requester (Primary Side fo

Seite 293

Processor Configuration Registers92 Datasheet, Volume 22.6.5 RID1—Revision Identification RegisterThis register contains the revision number of the pr

Seite 294

Datasheet, Volume 2 93Processor Configuration Registers2.6.7 CL1—Cache Line Size Register2.6.8 HDR1—Header Type RegisterThis register identifies the h

Seite 295

Processor Configuration Registers94 Datasheet, Volume 22.6.10 SBUSN1—Secondary Bus Number RegisterThis register identifies the bus number assigned to

Seite 296

Datasheet, Volume 2 95Processor Configuration Registers2.6.12 IOBASE1—I/O Base Address RegisterThis register controls the processor to PCI Express-G I

Seite 297

Processor Configuration Registers96 Datasheet, Volume 22.6.14 SSTS1—Secondary Status RegisterSSTS is a 16-bit status register that reports the occurre

Seite 298

Datasheet, Volume 2 97Processor Configuration Registers2.6.15 MBASE1—Memory Base Address RegisterThis register controls the processor to PCI Express-G

Seite 299

Processor Configuration Registers98 Datasheet, Volume 22.6.16 MLIMIT1—Memory Limit Address RegisterThis register controls the processor to PCI Express

Seite 300

Datasheet, Volume 2 99Processor Configuration Registers2.6.17 PMBASE1—Prefetchable Memory Base Address RegisterThis register in conjunction with the c

Kommentare zu diesen Handbüchern

Keine Kommentare