Intel SLA9X Datenblatt Seite 1

Stöbern Sie online oder laden Sie Datenblatt nach Prozessoren Intel SLA9X herunter. Intel Core 2 Duo Desktop Processor E6550 Benutzerhandbuch

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 118
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 0
Document Number: 313278-008
Intel
®
Core™2 Extreme Processor
X6800
Δ
and Intel
®
Core™2 Duo
Desktop Processor E6000
Δ
and
E4000
Δ
Series
Datasheet
—on 65 nm Process in the 775-land LGA Package and supporting Intel
®
64
Architecture and supporting Intel
®
Virtualization Technology
±
March 2008
Seitenansicht 0
1 2 3 4 5 6 ... 117 118

Inhaltsverzeichnis

Seite 1 - Datasheet

Document Number: 313278-008Intel® Core™2 Extreme Processor X6800Δ and Intel® Core™2 Duo Desktop Processor E6000Δ and E4000Δ Series Datasheet—on 65 nm

Seite 3 - Contents

Boxed Processor Specifications100 Datasheet7.1 Mechanical Specifications7.1.1 Boxed Processor Cooling Solution DimensionsThis section documents the me

Seite 4 - 4 Datasheet

Datasheet 101Boxed Processor Specifications7.1.2 Boxed Processor Fan Heatsink WeightThe boxed processor fan heatsink will not weigh more than 550 gram

Seite 5 - Datasheet 5

Boxed Processor Specifications102 DatasheetThe boxed processor's fanheat sink requires a constant +12 V supplied to pin 2 and does not support va

Seite 6 - 6 Datasheet

Datasheet 103Boxed Processor Specifications7.3 Thermal SpecificationsThis section describes the cooling requirements of the fan heatsink solution used

Seite 7 - Revision History

Boxed Processor Specifications104 Datasheet Figure 36. Boxed Processor Fan Heatsink Airspace Keepout Requirements (side 1 view)Figure 37. Boxed Proces

Seite 8 - 8 Datasheet

Datasheet 105Boxed Processor Specifications7.3.2 Fan Speed Control Operation (Intel® Core2 Extreme Processor X6800 Only)The boxed processor fan heatsi

Seite 9 - Datasheet 9

Boxed Processor Specifications106 DatasheetNOTES:1. Set point variance is approximately ± 1 °C from fan heatsink to fan heatsink.If the boxed processo

Seite 10 - 10 Datasheet

Datasheet 107Balanced Technology Extended (BTX) Boxed Processor Specifications8 Balanced Technology Extended (BTX) Boxed Processor SpecificationsThe p

Seite 11 - 1 Introduction

Balanced Technology Extended (BTX) Boxed Processor Specifications108 DatasheetNOTE: The duct, clip, heatsink and fan can differ from this drawing repr

Seite 12 - 1.1 Terminology

Datasheet 109Balanced Technology Extended (BTX) Boxed Processor SpecificationsNOTE: Diagram does not show the attached hardware for the clip design an

Seite 13 - Introduction

Datasheet 11Introduction1 IntroductionThe Intel® Core™2 Extreme processor X6800 and Intel® Core™2 Duo desktop processor E6000 and E4000 series combine

Seite 14 - 1.2 References

Balanced Technology Extended (BTX) Boxed Processor Specifications110 DatasheetNOTE: Diagram does not show the attached hardware for the clip design an

Seite 15 - 2.2 Decoupling Guidelines

Datasheet 111Balanced Technology Extended (BTX) Boxed Processor Specifications8.1.3 Boxed Processor Support and Retention Module (SRM)The boxed proces

Seite 16 - 2.3 Voltage Identification

Balanced Technology Extended (BTX) Boxed Processor Specifications112 Datasheet8.2 Electrical Requirements8.2.1 Thermal Module Assembly Power SupplyThe

Seite 17 - Electrical Specifications

Datasheet 113Balanced Technology Extended (BTX) Boxed Processor SpecificationsTable 39. TMA Power and Signal SpecificationsDescription Min Typ Max Uni

Seite 18 - 18 Datasheet

Balanced Technology Extended (BTX) Boxed Processor Specifications114 Datasheet8.3 Thermal SpecificationsThis section describes the cooling requirement

Seite 19 - Datasheet 19

Datasheet 115Balanced Technology Extended (BTX) Boxed Processor SpecificationsNOTES:1. Set point variance is approximately ±1°C from Thermal Module As

Seite 20 - 20 Datasheet

Balanced Technology Extended (BTX) Boxed Processor Specifications116 Datasheetthe motherboard that sends out a PWM control signal to the 4th pin of th

Seite 21 - Datasheet 21

Datasheet 117Debug Tools Specifications9 Debug Tools Specifications9.1 Logic Analyzer Interface (LAI)Intel is working with two logic analyzer vendors

Seite 22 - 1, 2, 3, 4

Debug Tools Specifications118 Datasheet

Seite 23 - Figure 1. V

Introduction12 Datasheet1.1 TerminologyA ‘#’ symbol after a signal name refers to an active low signal, indicating a signal is in the active state whe

Seite 24 - 2.6.4 Die Voltage Validation

Datasheet 13Introduction• Functional operation — Refers to normal operating conditions in which all processor specifications, including DC, AC, system

Seite 25 - 2.7 Signaling Specifications

Introduction14 Datasheet1.2 ReferencesMaterial and concepts available in the following documents may be beneficial when reading this document.§ §Table

Seite 26 - 26 Datasheet

Datasheet 15Electrical Specifications2 Electrical SpecificationsThis chapter describes the electrical characteristics of the processor interfaces and

Seite 27 - Datasheet 27

Electrical Specifications16 Datasheet2.2.3 FSB DecouplingThe processor integrates signal termination on the die. In addition, some of the high frequen

Seite 28 - 28 Datasheet

Datasheet 17Electrical SpecificationsTable 2. Voltage Identification DefinitionVID6 VID5 VID4 VID3 VID2 VID1 VID (V) VID6 VID5 VID4 VID3 VID2 VID1 VID

Seite 29 - 2.7.4 Clock Specifications

Electrical Specifications18 Datasheet2.4 Market Segment Identification (MSID)The MSID[1:0] signals may be used as outputs to determine the Market Segm

Seite 30 - 30 Datasheet

Datasheet 19Electrical SpecificationsThe TESTHI signals may use individual pull-up resistors or be grouped together as detailed below. A matched resis

Seite 31 - Datasheet 31

2 DatasheetINFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO AN

Seite 32 - 550 + 0.5 (VHavg - 700)

Electrical Specifications20 Datasheet2.6.2 DC Voltage and Current SpecificationTable 4. Absolute Maximum and Minimum RatingsSymbol Parameter Min Max U

Seite 33 - 2.8 PECI DC Specifications

Datasheet 21Electrical SpecificationsVCCPLLPLL VCC- 5% 1.50 + 5%ICCProcessor NumberE6850E6750E6700E6600E6550E6540 E6400/E6420E6300/E6320E4700E4600E450

Seite 34 - 34 Datasheet

Electrical Specifications22 DatasheetTable 6. VCC Static and Transient ToleranceICC (A)Voltage Deviation from VID Setting (V)1, 2, 3, 4NOTES:1. The lo

Seite 35 - 3 Package Mechanical

Datasheet 23Electrical SpecificationsNOTES:1. The loadline specification includes both static and transient limits except for overshoot allowed as sho

Seite 36 - 36 Datasheet

Electrical Specifications24 Datasheet2.6.3 VCC OvershootThe processor can tolerate short transient overshoot events where VCC exceeds the VID voltage

Seite 37 - Datasheet 37

Datasheet 25Electrical Specifications2.7 Signaling SpecificationsMost processor Front Side Bus signals use Gunning Transceiver Logic (GTL+) signaling

Seite 38 - 38 Datasheet

Electrical Specifications26 DatasheetNOTES:1. Refer to Section 4.2 for signal descriptions.2. In processor systems where no debug port is implemented

Seite 39

Datasheet 27Electrical Specifications2.7.2 CMOS and Open Drain SignalsLegacy input signals such as A20M#, IGNNE#, INIT#, SMI#, and STPCLK# use CMOS in

Seite 40 - 3.00GHZ/4M/1333/06

Electrical Specifications28 Datasheet.2.7.3.1 GTL+ Front Side Bus SpecificationsIn most cases, termination resistors are not required as these are int

Seite 41 - Datasheet 41

Datasheet 29Electrical Specifications2.7.4 Clock Specifications2.7.5 Front Side Bus Clock (BCLK[1:0]) and Processor ClockingBCLK[1:0] directly control

Seite 42 - 2.20GHZ/2M/800/06

Datasheet 3Contents1Introduction...111.1 Term

Seite 43 - Top View

Electrical Specifications30 Datasheet2.7.7 Phase Lock Loop (PLL) and FilterAn on-die PLL filter solution will be implemented on the processor. The VCC

Seite 44 - 44 Datasheet

Datasheet 31Electrical SpecificationsFigure 3. Differential Clock WaveformFigure 4. Differential Clock Crosspoint SpecificationFigure 5. Differential

Seite 45 - Descriptions

Electrical Specifications32 Datasheet2.7.9 BCLK[1:0] Specifications (CK410 based Platforms)Table 18. Front Side Bus Differential BCLK SpecificationsSy

Seite 46 - 46 Datasheet

Datasheet 33Electrical Specifications2.8 PECI DC Specifications PECI is an Intel proprietary one-wire interface that provides a communication channel

Seite 47 - Datasheet 47

Electrical Specifications34 Datasheet

Seite 48 - Assignments

Datasheet 35Package Mechanical Specifications3 Package Mechanical SpecificationsThe processor is packaged in a Flip-Chip Land Grid Array (FC-LGA6) pac

Seite 49

Package Mechanical Specifications36 DatasheetFigure 8. Processor Package Drawing Sheet 1 of 3

Seite 50

Datasheet 37Package Mechanical SpecificationsFigure 9. Processor Package Drawing Sheet 2 of 3

Seite 51

Package Mechanical Specifications38 DatasheetFigure 10. Processor Package Drawing Sheet 3 of 3

Seite 52

Datasheet 39Package Mechanical Specifications3.1.1 Processor Component Keep-Out ZonesThe processor may contain components on the substrate that define

Seite 53

4 Datasheet5.2.4 PROCHOT# Signal ...875.2.5 THERMTRIP# Signal...

Seite 54

Package Mechanical Specifications40 Datasheet3.1.4 Package Insertion SpecificationsThe processor can be inserted into and removed from a LGA775 socket

Seite 55

Datasheet 41Package Mechanical SpecificationsFigure 12. Processor Top-Side Markings Example for the Intel® Core™2 Duo Desktop Processors E6000 Series

Seite 56

Package Mechanical Specifications42 DatasheetEEFigure 14. Processor Top-Side Markings Example for the Intel® Core™2 Duo Desktop Processors E4000 Serie

Seite 57

Datasheet 43Package Mechanical Specifications3.1.8 Processor Land CoordinatesFigure 16 shows the top view of the processor land coordinates. The coord

Seite 58 - Assignment

Package Mechanical Specifications44 Datasheet

Seite 59

Datasheet 45Land Listing and Signal Descriptions4 Land Listing and Signal DescriptionsThis chapter provides the processor land assignment and signal d

Seite 60

Land Listing and Signal Descriptions46 DatasheetFigure 17. land-out Diagram (Top View – Left Side)30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15ANVCC

Seite 61

Datasheet 47Land Listing and Signal DescriptionsFigure 18. land-out Diagram (Top View – Right Side)14 13 12 11 10 9 8 7 6 5 4 3 2 1VCC VSS VCC VCC VSS

Seite 62

Land Listing and Signal Descriptions48 DatasheetTable 23. Alphabetical Land AssignmentsLand NameLand #Signal Buffer TypeDirectionA3# L5 Source Synch I

Seite 63

Land Listing and Signal DescriptionsDatasheet 49D22# D10 Source Synch Input/OutputD23# F11 Source Synch Input/OutputD24# F12 Source Synch Input/Output

Seite 64

Datasheet 5Figures1VCC Static and Transient Tolerance...232VCC Overshoot Exa

Seite 65

Land Listing and Signal Descriptions50 DatasheetFC33 H16 Power/OtherFC34 J17 Power/OtherFC35 H4 Power/OtherFC36 AD3 Power/OtherFC37 AB3 Power/OtherFC3

Seite 66

Land Listing and Signal DescriptionsDatasheet 51TRDY# E3 Common Clock InputTRST# AG1 TAP InputVCC AA8 Power/Other VCC AB8 Power/Other VCC AC23 Power

Seite 67

Land Listing and Signal Descriptions52 DatasheetVCC AJ18 Power/Other VCC AJ19 Power/Other VCC AJ21 Power/Other VCC AJ22 Power/Other VCC AJ25 Power

Seite 68 - 68 Datasheet

Land Listing and Signal DescriptionsDatasheet 53VCC J28 Power/Other VCC J29 Power/Other VCC J30 Power/Other VCC J8 Power/Other VCC J9 Power/Other

Seite 69 - Datasheet 69

Land Listing and Signal Descriptions54 DatasheetVID0 AM2 Power/Other OutputVID1 AL5 Power/Other OutputVID2 AM3 Power/Other OutputVID3 AL6 Power/Other

Seite 70 - 70 Datasheet

Land Listing and Signal DescriptionsDatasheet 55VSS AG23 Power/Other VSS AG24 Power/Other VSS AG7 Power/Other VSS AH1 Power/Other VSS AH10 Power/O

Seite 71 - Datasheet 71

Land Listing and Signal Descriptions56 DatasheetVSS B24 Power/Other VSS B5 Power/Other VSS B8 Power/Other VSS C10 Power/Other VSS C13 Power/Other

Seite 72 - 72 Datasheet

Land Listing and Signal DescriptionsDatasheet 57VSS N6 Power/Other VSS N7 Power/Other VSS P23 Power/Other VSS P24 Power/Other VSS P25 Power/Other

Seite 73 - Datasheet 73

Land Listing and Signal Descriptions58 DatasheetTable 24. Numerical Land AssignmentLand #Land NameSignal Buffer TypeDirectionA2 VSS Power/Other A3 RS

Seite 74 - 74 Datasheet

Land Listing and Signal DescriptionsDatasheet 59C20 DBI3# Source Synch Input/OutputC21 D58# Source Synch Input/OutputC22 VSS Power/Other C23 VCCIOPLL

Seite 75 - Datasheet 75

6 DatasheetTables1 Reference Documents ...142 Voltage Iden

Seite 76 - 76 Datasheet

Land Listing and Signal Descriptions60 DatasheetF11 D23# Source Synch Input/OutputF12 D24# Source Synch Input/OutputF13 VSS Power/Other F14 D28# Sour

Seite 77 - Design Considerations

Land Listing and Signal DescriptionsDatasheet 61H30 BSEL1 Power/Other OutputJ1 VTT_OUT_LEFT Power/Other OutputJ2 FC3 Power/OtherJ3 FC22 Power/Other J

Seite 78

Land Listing and Signal Descriptions62 DatasheetM30 VCC Power/Other N1 PWRGOOD Power/Other InputN2 IGNNE# Asynch CMOS InputN3 VSS Power/Other N4 RES

Seite 79 - Figure 19. Thermal Profile 1

Land Listing and Signal DescriptionsDatasheet 63U28 VCC Power/Other U29 VCC Power/OtherU30 VCC Power/Other V1 MSID1 Power/Other OutputV2 RESERVEDV3

Seite 80 - Figure 20. Thermal Profile 2

Land Listing and Signal Descriptions64 DatasheetAB26 VSS Power/Other AB27 VSS Power/Other AB28 VSS Power/Other AB29 VSS Power/Other AB30 VSS Power

Seite 81 - Figure 21. Thermal Profile 3

Land Listing and Signal DescriptionsDatasheet 65AF12 VCC Power/Other AF13 VSS Power/Other AF14 VCC Power/Other AF15 VCC Power/Other AF16 VSS Power

Seite 82 - Figure 22. Thermal Profile 4

Land Listing and Signal Descriptions66 DatasheetAH30 VCC Power/Other AJ1 BPM1# Common Clock Input/OutputAJ2 BPM0# Common Clock Input/OutputAJ3 ITP_CL

Seite 83 - Figure 23. Thermal Profile 5

Land Listing and Signal DescriptionsDatasheet 67AL18 VCC Power/Other AL19 VCC Power/Other AL20 VSS Power/Other AL21 VCC Power/Other AL22 VCC Power

Seite 84 - 84 Datasheet

Land Listing and Signal Descriptions68 Datasheet4.2 Alphabetical Signals ReferenceTable 25. Signal Description (Sheet 1 of 9)Name Type DescriptionA[35

Seite 85 - 5.2.2 Thermal Monitor 2

Land Listing and Signal DescriptionsDatasheet 69BPM[5:0]#Input/OutputBPM[5:0]# (Breakpoint Monitor) are breakpoint and performance monitor signals. Th

Seite 86 - 86 Datasheet

Datasheet 7Revision HistoryRevision NumberDescription Date-001 • Initial release July 2006-002 • Corrected L1 Cache information September 2006-003•Add

Seite 87 - 5.2.5 THERMTRIP# Signal

Land Listing and Signal Descriptions70 DatasheetD[63:0]#Input/OutputD[63:0]# (Data) are the data signals. These signals provide a 64-bit data path bet

Seite 88 - 5.3 Thermal Diode

Land Listing and Signal DescriptionsDatasheet 71DEFER# InputDEFER# is asserted by an agent to indicate that a transaction cannot be ensured in-order c

Seite 89 - Datasheet 89

Land Listing and Signal Descriptions72 DatasheetHIT#HITM#Input/OutputInput/OutputHIT# (Snoop Hit) and HITM# (Hit Modified) convey transaction snoop op

Seite 90 - Domain 0

Land Listing and Signal DescriptionsDatasheet 73LOCK#Input/OutputLOCK# indicates to the system that a transaction must occur atomically. This signal m

Seite 91 - Datasheet 91

Land Listing and Signal Descriptions74 DatasheetRESERVEDAll RESERVED lands must remain unconnected. Connection of these lands to VCC, VSS, VTT, or to

Seite 92 - 5.4.2.2 PECI Command Support

Datasheet 75Land Listing and Signal DescriptionsTHERMTRIP# OutputIn the event of a catastrophic cooling failure, the processor will automatically shut

Seite 93 - 6 Features

Land Listing and Signal Descriptions76 Datasheet§ §VRDSEL InputThis input should be left as a no connect in order for the processor to boot. The proce

Seite 94 - 6.2.2.1 HALT Powerdown State

Datasheet 77Thermal Specifications and Design Considerations5 Thermal Specifications and Design Considerations5.1 Processor Thermal SpecificationsThe

Seite 95 - 6.2.3.1 Stop Grant State

Thermal Specifications and Design Considerations78 Datasheetcomplete thermal solution designs target the Thermal Design Power (TDP) indicated in Table

Seite 96 - Technology

Datasheet 79Thermal Specifications and Design ConsiderationsNOTE: For the Intel® Core™2 Duo Desktop processor E6x50 series with 4 MB L2 Cache and CPUI

Seite 98 - 98 Datasheet

Thermal Specifications and Design Considerations80 DatasheetNOTE: For the Intel® Core™2 Duo Desktop processor E6000 series with 4 MB L2 Cache and CPUI

Seite 99 - Datasheet 99

Datasheet 81Thermal Specifications and Design ConsiderationsNOTE: For the Intel® Core™2 Duo Desktop processor E4000 series with 2 MB L2 Cache and CPUI

Seite 100 - 7.1 Mechanical Specifications

Thermal Specifications and Design Considerations82 DatasheetNOTE: For the Intel® Core™2 Duo Desktop processor E6000 and E4000 series with 2 MB L2 Cach

Seite 101 - 7.2 Electrical Requirements

Datasheet 83Thermal Specifications and Design ConsiderationsNOTE: For the Intel® Core™2 Extreme processor X6800.NOTE: For the Intel® Core™2 Extreme pr

Seite 102 - BdP PCbl

Thermal Specifications and Design Considerations84 Datasheet5.1.2 Thermal MetrologyThe maximum and minimum case temperatures (TC) for the processor is

Seite 103 - 7.3 Thermal Specifications

Datasheet 85Thermal Specifications and Design Considerationsand in some cases may result in a TC that exceeds the specified maximum temperature and ma

Seite 104 - 104 Datasheet

Thermal Specifications and Design Considerations86 DatasheetThe PROCHOT# signal is asserted when a high temperature situation is detected, regardless

Seite 105 - Datasheet 105

Datasheet 87Thermal Specifications and Design Considerations5.2.4 PROCHOT# SignalAn external signal, PROCHOT# (processor hot), is asserted when the pr

Seite 106 - 106 Datasheet

Thermal Specifications and Design Considerations88 Datasheet5.3 Thermal DiodeThe processor incorporates an on-die PNP transistor where the base emitte

Seite 107 - Specifications

Datasheet 89Thermal Specifications and Design ConsiderationsNOTES:1. Intel does not support or recommend operation of the thermal diode under reverse

Seite 108 - 8.1 Mechanical Specifications

Datasheet 9Intel® Core™2 Extreme Processor X6800 and Intel® Core™2 Duo Desktop Processor E6000 and E4000 Series Features The Intel Core™2 Extreme proc

Seite 109 - Datasheet 109

Thermal Specifications and Design Considerations90 Datasheet5.4 Platform Environment Control Interface (PECI)5.4.1 IntroductionPECI offers an interfac

Seite 110 - 110 Datasheet

Datasheet 91Thermal Specifications and Design Considerations..Figure 27. Conceptual Fan Control on PECI-Based PlatformsMinMaxFan Speed(RPM)TCONTROLSet

Seite 111 - Datasheet 111

Thermal Specifications and Design Considerations92 Datasheet5.4.2 PECI Specifications5.4.2.1 PECI Device AddressThe PECI device address for the socket

Seite 112 - 8.2 Electrical Requirements

Datasheet 93Features6 Features6.1 Power-On Configuration OptionsSeveral configuration options can be configured by hardware. The processor samples the

Seite 113 - (hatched area)

Features94 Datasheet6.2.1 Normal StateThis is the normal operating state for the processor.6.2.2 HALT and Extended HALT Powerdown StatesThe processor

Seite 114 - 8.3 Thermal Specifications

Datasheet 95FeaturesThe system can generate a STPCLK# while the processor is in the HALT powerdown state. When the system de-asserts the STPCLK# inter

Seite 115 - Datasheet 115

Features96 Datasheet6.2.3.2 Extended Stop Grant State Extended Stop Grant is a low power state entered when the STPCLK# signal is asserted and Extende

Seite 116 - 116 Datasheet

Datasheet 97Featurespoints. It alters the performance of the processor by changing the bus to core frequency ratio and voltage. This allows the proces

Seite 118 - 118 Datasheet

Datasheet 99Boxed Processor Specifications7 Boxed Processor SpecificationsThe processor is also offered as an Intel boxed processor. Intel boxed proce

Kommentare zu diesen Handbüchern

Keine Kommentare